mirror of
https://github.com/Ryujinx/ChocolArm64.git
synced 2025-12-29 03:31:28 +00:00
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants) * Rename some opcode classes and flag masks for consistency * Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations * Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC * Re-align arm32 instructions on the opcode table |
||
|---|---|---|
| .. | ||
| IILEmit.cs | ||
| ILBarrier.cs | ||
| ILBlock.cs | ||
| ILEmitterCtx.cs | ||
| ILGeneratorEx.cs | ||
| ILLabel.cs | ||
| ILMethodBuilder.cs | ||
| ILOpCode.cs | ||
| ILOpCodeBranch.cs | ||
| ILOpCodeCall.cs | ||
| ILOpCodeConst.cs | ||
| ILOpCodeLoad.cs | ||
| ILOpCodeLoadState.cs | ||
| ILOpCodeLog.cs | ||
| ILOpCodeStore.cs | ||
| ILOpCodeStoreState.cs | ||
| IoType.cs | ||
| LocalAlloc.cs | ||