2018-10-31 01:43:02 +00:00
|
|
|
// https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
|
|
|
|
|
|
|
|
using ChocolArm64.Decoders;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
using ChocolArm64.Translation;
|
|
|
|
using System;
|
|
|
|
using System.Reflection.Emit;
|
2019-03-13 08:23:52 +00:00
|
|
|
using System.Runtime.Intrinsics;
|
2018-10-31 01:43:02 +00:00
|
|
|
using System.Runtime.Intrinsics.X86;
|
|
|
|
|
|
|
|
using static ChocolArm64.Instructions.InstEmitSimdHelper;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Instructions
|
|
|
|
{
|
|
|
|
static partial class InstEmit
|
|
|
|
{
|
2019-03-13 08:23:52 +00:00
|
|
|
#region "Masks"
|
|
|
|
private static readonly long[] _masks_RshrnShrn = new long[]
|
|
|
|
{
|
|
|
|
14L << 56 | 12L << 48 | 10L << 40 | 08L << 32 | 06L << 24 | 04L << 16 | 02L << 8 | 00L << 0,
|
|
|
|
13L << 56 | 12L << 48 | 09L << 40 | 08L << 32 | 05L << 24 | 04L << 16 | 01L << 8 | 00L << 0,
|
|
|
|
11L << 56 | 10L << 48 | 09L << 40 | 08L << 32 | 03L << 24 | 02L << 16 | 01L << 8 | 00L << 0
|
|
|
|
};
|
|
|
|
#endregion
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Rshrn_V(ILEmitterCtx context)
|
|
|
|
{
|
2019-03-13 08:23:52 +00:00
|
|
|
if (Optimizations.UseSsse3)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], VectorUIntTypesPerSizeLog2[op.Size + 1] };
|
|
|
|
Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
|
|
|
|
Type[] typesSfl = new Type[] { typeof(Vector128<sbyte>), typeof(Vector128<sbyte>) };
|
|
|
|
Type[] typesSav = new Type[] { UIntTypesPerSizeLog2[op.Size + 1] };
|
|
|
|
Type[] typesSve = new Type[] { typeof(long), typeof(long) };
|
|
|
|
|
|
|
|
string nameMov = op.RegisterSize == RegisterSize.Simd128
|
|
|
|
? nameof(Sse.MoveLowToHigh)
|
|
|
|
: nameof(Sse.MoveHighToLow);
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
|
|
|
|
long roundConst = 1L << (shift - 1);
|
|
|
|
|
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
VectorHelper.EmitCall(context, nameof(VectorHelper.VectorSingleZero));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse).GetMethod(nameof(Sse.MoveLowToHigh)));
|
|
|
|
|
|
|
|
context.EmitLdvec(op.Rn);
|
|
|
|
|
|
|
|
context.EmitLdc_I8(roundConst);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.SetAllVector128), typesSav));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl)); // value
|
|
|
|
|
|
|
|
context.EmitLdc_I8(_masks_RshrnShrn[op.Size]); // mask
|
|
|
|
context.Emit(OpCodes.Dup); // mask
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.SetVector128), typesSve));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Ssse3).GetMethod(nameof(Ssse3.Shuffle), typesSfl));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse).GetMethod(nameMov));
|
|
|
|
|
|
|
|
context.EmitStvec(op.Rd);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmNarrowOpZx(context, round: true);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Shl_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2018-12-26 17:11:36 +00:00
|
|
|
int shift = GetImmShl(op);
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
EmitScalarUnaryOpZx(context, () =>
|
|
|
|
{
|
2018-12-26 17:11:36 +00:00
|
|
|
context.EmitLdc_I4(shift);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.Emit(OpCodes.Shl);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Shl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2018-12-26 17:11:36 +00:00
|
|
|
int shift = GetImmShl(op);
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
if (Optimizations.UseSse2 && op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] typesSll = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
2018-12-26 17:11:36 +00:00
|
|
|
context.EmitLdc_I4(shift);
|
2018-10-31 01:43:02 +00:00
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorUnaryOpZx(context, () =>
|
|
|
|
{
|
2018-12-26 17:11:36 +00:00
|
|
|
context.EmitLdc_I4(shift);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.Emit(OpCodes.Shl);
|
|
|
|
});
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Shll_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimd64 op = (OpCodeSimd64)context.CurrOp;
|
|
|
|
|
|
|
|
int shift = 8 << op.Size;
|
|
|
|
|
2018-12-26 17:11:36 +00:00
|
|
|
if (Optimizations.UseSse41)
|
|
|
|
{
|
|
|
|
Type[] typesSll = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
|
|
|
|
Type[] typesCvt = new Type[] { VectorUIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
string[] namesCvt = new string[] { nameof(Sse41.ConvertToVector128Int16),
|
|
|
|
nameof(Sse41.ConvertToVector128Int32),
|
|
|
|
nameof(Sse41.ConvertToVector128Int64) };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-12-26 17:11:36 +00:00
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (op.RegisterSize == RegisterSize.Simd128)
|
|
|
|
{
|
|
|
|
context.Emit(OpCodes.Ldc_I4_8);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical128BitLane), typesSll));
|
|
|
|
}
|
2018-12-26 17:11:36 +00:00
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse41).GetMethod(namesCvt[op.Size], typesCvt));
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-12-26 17:11:36 +00:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinaryZx(context, () => context.Emit(OpCodes.Shl), shift);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Shrn_V(ILEmitterCtx context)
|
|
|
|
{
|
2019-03-13 08:23:52 +00:00
|
|
|
if (Optimizations.UseSsse3)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
|
|
|
|
Type[] typesSfl = new Type[] { typeof(Vector128<sbyte>), typeof(Vector128<sbyte>) };
|
|
|
|
Type[] typesSve = new Type[] { typeof(long), typeof(long) };
|
|
|
|
|
|
|
|
string nameMov = op.RegisterSize == RegisterSize.Simd128
|
|
|
|
? nameof(Sse.MoveLowToHigh)
|
|
|
|
: nameof(Sse.MoveHighToLow);
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
|
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
VectorHelper.EmitCall(context, nameof(VectorHelper.VectorSingleZero));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse).GetMethod(nameof(Sse.MoveLowToHigh)));
|
|
|
|
|
|
|
|
context.EmitLdvec(op.Rn);
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl)); // value
|
|
|
|
|
|
|
|
context.EmitLdc_I8(_masks_RshrnShrn[op.Size]); // mask
|
|
|
|
context.Emit(OpCodes.Dup); // mask
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.SetVector128), typesSve));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Ssse3).GetMethod(nameof(Ssse3.Shuffle), typesSfl));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse).GetMethod(nameMov));
|
|
|
|
|
|
|
|
context.EmitStvec(op.Rd);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmNarrowOpZx(context, round: false);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sli_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
int shift = GetImmShl(op);
|
|
|
|
|
|
|
|
ulong mask = shift != 0 ? ulong.MaxValue >> (64 - shift) : 0;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(context, op.Rn, index, op.Size);
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Shl);
|
|
|
|
|
|
|
|
EmitVectorExtractZx(context, op.Rd, index, op.Size);
|
|
|
|
|
|
|
|
context.EmitLdc_I8((long)mask);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.And);
|
|
|
|
context.Emit(OpCodes.Or);
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-12-02 00:34:43 +00:00
|
|
|
public static void Sqrshl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractSx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractSx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_1);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
context.EmitLdarg(TranslatedSub.StateArgIdx);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlRegSatQ));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Sqrshrn_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxSx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sqrshrn_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxSx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sqrshrun_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sqrshrun_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxZx);
|
|
|
|
}
|
|
|
|
|
2018-12-02 00:34:43 +00:00
|
|
|
public static void Sqshl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractSx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractSx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_0);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
context.EmitLdarg(TranslatedSub.StateArgIdx);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlRegSatQ));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Sqshrn_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxSx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sqshrn_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxSx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sqshrun_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sqshrun_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxZx);
|
|
|
|
}
|
|
|
|
|
2018-12-02 00:34:43 +00:00
|
|
|
public static void Srshl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractSx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractSx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_1);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlReg));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Srshr_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpSx(context, ShrImmFlags.Round);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Srshr_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
|
|
|
Type[] typesShs = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
Type[] typesAdd = new Type[] { VectorIntTypesPerSizeLog2[op.Size], VectorIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
int eSize = 8 << op.Size;
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
|
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - 1);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesShs));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpSx(context, ShrImmFlags.Round);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Srsra_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpSx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Srsra_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
|
|
|
Type[] typesShs = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
Type[] typesAdd = new Type[] { VectorIntTypesPerSizeLog2[op.Size], VectorIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
int eSize = 8 << op.Size;
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
|
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - 1);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesShs));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpSx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshl_V(ILEmitterCtx context)
|
|
|
|
{
|
2018-12-02 00:34:43 +00:00
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractSx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractSx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_0);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlReg));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshll_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2018-12-26 17:11:36 +00:00
|
|
|
int shift = GetImmShl(op);
|
|
|
|
|
|
|
|
if (Optimizations.UseSse41)
|
|
|
|
{
|
|
|
|
Type[] typesSll = new Type[] { VectorIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
|
|
|
|
Type[] typesCvt = new Type[] { VectorIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
string[] namesCvt = new string[] { nameof(Sse41.ConvertToVector128Int16),
|
|
|
|
nameof(Sse41.ConvertToVector128Int32),
|
|
|
|
nameof(Sse41.ConvertToVector128Int64) };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-12-26 17:11:36 +00:00
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (op.RegisterSize == RegisterSize.Simd128)
|
|
|
|
{
|
|
|
|
context.Emit(OpCodes.Ldc_I4_8);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical128BitLane), typesSll));
|
|
|
|
}
|
2018-12-26 17:11:36 +00:00
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse41).GetMethod(namesCvt[op.Size], typesCvt));
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (shift != 0)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
|
|
|
|
}
|
2018-12-26 17:11:36 +00:00
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-12-26 17:11:36 +00:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinarySx(context, () => context.Emit(OpCodes.Shl), shift);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshr_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.ScalarSx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshr_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
|
|
|
Type[] typesSra = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(GetImmShr(op));
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesSra));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.VectorSx);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ssra_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpSx(context, ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ssra_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
|
|
|
Type[] typesSra = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
Type[] typesAdd = new Type[] { VectorIntTypesPerSizeLog2[op.Size], VectorIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(GetImmShr(op));
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesSra));
|
2019-03-13 08:23:52 +00:00
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpSx(context, ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-12-02 00:34:43 +00:00
|
|
|
public static void Uqrshl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractZx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_1);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
context.EmitLdarg(TranslatedSub.StateArgIdx);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlRegSatQ));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Uqrshrn_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarZxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uqrshrn_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorZxZx);
|
|
|
|
}
|
|
|
|
|
2018-12-02 00:34:43 +00:00
|
|
|
public static void Uqshl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractZx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_0);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
context.EmitLdarg(TranslatedSub.StateArgIdx);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlRegSatQ));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Uqshrn_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarZxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uqshrn_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorZxZx);
|
|
|
|
}
|
|
|
|
|
2018-12-02 00:34:43 +00:00
|
|
|
public static void Urshl_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractZx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_1);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlReg));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
public static void Urshr_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpZx(context, ShrImmFlags.Round);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Urshr_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
if (Optimizations.UseSse2 && op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] typesShs = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], VectorUIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
int eSize = 8 << op.Size;
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
|
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - 1);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpZx(context, ShrImmFlags.Round);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ursra_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpZx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ursra_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
if (Optimizations.UseSse2 && op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] typesShs = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], VectorUIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
int eSize = 8 << op.Size;
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
|
|
|
|
|
|
|
|
context.EmitLdc_I4(eSize - 1);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
|
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpZx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushl_V(ILEmitterCtx context)
|
|
|
|
{
|
2018-12-02 00:34:43 +00:00
|
|
|
OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = bytes >> op.Size;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(context, op.Rn, index, op.Size);
|
|
|
|
EmitVectorExtractZx(context, op.Rm, index, op.Size);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ldc_I4_0);
|
|
|
|
context.EmitLdc_I4(op.Size);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlReg));
|
|
|
|
|
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushll_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
2018-12-26 17:11:36 +00:00
|
|
|
int shift = GetImmShl(op);
|
|
|
|
|
|
|
|
if (Optimizations.UseSse41)
|
|
|
|
{
|
|
|
|
Type[] typesSll = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
|
|
|
|
Type[] typesCvt = new Type[] { VectorUIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
|
|
|
string[] namesCvt = new string[] { nameof(Sse41.ConvertToVector128Int16),
|
|
|
|
nameof(Sse41.ConvertToVector128Int32),
|
|
|
|
nameof(Sse41.ConvertToVector128Int64) };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-12-26 17:11:36 +00:00
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (op.RegisterSize == RegisterSize.Simd128)
|
|
|
|
{
|
|
|
|
context.Emit(OpCodes.Ldc_I4_8);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical128BitLane), typesSll));
|
|
|
|
}
|
2018-12-26 17:11:36 +00:00
|
|
|
|
|
|
|
context.EmitCall(typeof(Sse41).GetMethod(namesCvt[op.Size], typesCvt));
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
if (shift != 0)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
|
|
|
|
}
|
2018-12-26 17:11:36 +00:00
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-12-26 17:11:36 +00:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinaryZx(context, () => context.Emit(OpCodes.Shl), shift);
|
|
|
|
}
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushr_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.ScalarZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushr_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
if (Optimizations.UseSse2 && op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(GetImmShr(op));
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.VectorZx);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Usra_S(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpZx(context, ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Usra_V(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
if (Optimizations.UseSse2 && op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
|
|
|
|
Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], VectorUIntTypesPerSizeLog2[op.Size] };
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
context.EmitLdvec(op.Rn);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
context.EmitLdc_I4(GetImmShr(op));
|
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl));
|
2019-03-13 08:23:52 +00:00
|
|
|
|
2018-10-31 01:43:02 +00:00
|
|
|
context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
|
|
|
|
|
2019-02-25 23:46:34 +00:00
|
|
|
context.EmitStvec(op.Rd);
|
2018-10-31 01:43:02 +00:00
|
|
|
|
|
|
|
if (op.RegisterSize == RegisterSize.Simd64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpZx(context, ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
[Flags]
|
|
|
|
private enum ShrImmFlags
|
|
|
|
{
|
|
|
|
Scalar = 1 << 0,
|
|
|
|
Signed = 1 << 1,
|
|
|
|
|
|
|
|
Round = 1 << 2,
|
|
|
|
Accumulate = 1 << 3,
|
|
|
|
|
|
|
|
ScalarSx = Scalar | Signed,
|
|
|
|
ScalarZx = Scalar,
|
|
|
|
|
|
|
|
VectorSx = Signed,
|
|
|
|
VectorZx = 0
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitScalarShrImmOpSx(ILEmitterCtx context, ShrImmFlags flags)
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.ScalarSx | flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitScalarShrImmOpZx(ILEmitterCtx context, ShrImmFlags flags)
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.ScalarZx | flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShrImmOpSx(ILEmitterCtx context, ShrImmFlags flags)
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.VectorSx | flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShrImmOpZx(ILEmitterCtx context, ShrImmFlags flags)
|
|
|
|
{
|
|
|
|
EmitShrImmOp(context, ShrImmFlags.VectorZx | flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitShrImmOp(ILEmitterCtx context, ShrImmFlags flags)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
bool scalar = (flags & ShrImmFlags.Scalar) != 0;
|
|
|
|
bool signed = (flags & ShrImmFlags.Signed) != 0;
|
|
|
|
bool round = (flags & ShrImmFlags.Round) != 0;
|
|
|
|
bool accumulate = (flags & ShrImmFlags.Accumulate) != 0;
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
|
|
|
|
long roundConst = 1L << (shift - 1);
|
|
|
|
|
|
|
|
int bytes = op.GetBitsCount() >> 3;
|
|
|
|
int elems = !scalar ? bytes >> op.Size : 1;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtract(context, op.Rn, index, op.Size, signed);
|
|
|
|
|
|
|
|
if (op.Size <= 2)
|
|
|
|
{
|
|
|
|
if (round)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I8(roundConst);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
|
|
|
|
context.Emit(signed ? OpCodes.Shr : OpCodes.Shr_Un);
|
|
|
|
}
|
2018-11-01 04:22:09 +00:00
|
|
|
else /* if (op.Size == 3) */
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
2018-11-01 04:22:09 +00:00
|
|
|
EmitShrImm64(context, signed, round ? roundConst : 0L, shift);
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if (accumulate)
|
|
|
|
{
|
|
|
|
EmitVectorExtract(context, op.Rd, index, op.Size, signed);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
2019-03-13 08:23:52 +00:00
|
|
|
EmitVectorInsert(context, op.Rd, index, op.Size);
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if ((op.RegisterSize == RegisterSize.Simd64) || scalar)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShrImmNarrowOpZx(ILEmitterCtx context, bool round)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
|
|
|
|
long roundConst = 1L << (shift - 1);
|
|
|
|
|
|
|
|
int elems = 8 >> op.Size;
|
|
|
|
|
|
|
|
int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
|
|
|
|
|
|
|
|
if (part != 0)
|
|
|
|
{
|
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
context.EmitStvectmp();
|
|
|
|
}
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
|
|
|
|
|
|
|
|
if (round)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I8(roundConst);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Shr_Un);
|
|
|
|
|
|
|
|
EmitVectorInsertTmp(context, part + index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitLdvectmp();
|
|
|
|
context.EmitStvec(op.Rd);
|
|
|
|
|
|
|
|
if (part == 0)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
[Flags]
|
|
|
|
private enum ShrImmSaturatingNarrowFlags
|
|
|
|
{
|
|
|
|
Scalar = 1 << 0,
|
|
|
|
SignedSrc = 1 << 1,
|
|
|
|
SignedDst = 1 << 2,
|
|
|
|
|
|
|
|
Round = 1 << 3,
|
|
|
|
|
|
|
|
ScalarSxSx = Scalar | SignedSrc | SignedDst,
|
|
|
|
ScalarSxZx = Scalar | SignedSrc,
|
|
|
|
ScalarZxZx = Scalar,
|
|
|
|
|
|
|
|
VectorSxSx = SignedSrc | SignedDst,
|
|
|
|
VectorSxZx = SignedSrc,
|
|
|
|
VectorZxZx = 0
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitRoundShrImmSaturatingNarrowOp(ILEmitterCtx context, ShrImmSaturatingNarrowFlags flags)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.Round | flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitShrImmSaturatingNarrowOp(ILEmitterCtx context, ShrImmSaturatingNarrowFlags flags)
|
|
|
|
{
|
|
|
|
OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
|
|
|
|
|
|
|
|
bool scalar = (flags & ShrImmSaturatingNarrowFlags.Scalar) != 0;
|
|
|
|
bool signedSrc = (flags & ShrImmSaturatingNarrowFlags.SignedSrc) != 0;
|
|
|
|
bool signedDst = (flags & ShrImmSaturatingNarrowFlags.SignedDst) != 0;
|
|
|
|
bool round = (flags & ShrImmSaturatingNarrowFlags.Round) != 0;
|
|
|
|
|
|
|
|
int shift = GetImmShr(op);
|
|
|
|
|
|
|
|
long roundConst = 1L << (shift - 1);
|
|
|
|
|
|
|
|
int elems = !scalar ? 8 >> op.Size : 1;
|
|
|
|
|
|
|
|
int part = !scalar && (op.RegisterSize == RegisterSize.Simd128) ? elems : 0;
|
|
|
|
|
|
|
|
if (scalar)
|
|
|
|
{
|
|
|
|
EmitVectorZeroLowerTmp(context);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (part != 0)
|
|
|
|
{
|
|
|
|
context.EmitLdvec(op.Rd);
|
|
|
|
context.EmitStvectmp();
|
|
|
|
}
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtract(context, op.Rn, index, op.Size + 1, signedSrc);
|
|
|
|
|
|
|
|
if (op.Size <= 1 || !round)
|
|
|
|
{
|
|
|
|
if (round)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I8(roundConst);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
|
|
|
|
context.Emit(signedSrc ? OpCodes.Shr : OpCodes.Shr_Un);
|
|
|
|
}
|
2018-11-01 04:22:09 +00:00
|
|
|
else /* if (op.Size == 2 && round) */
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
2018-11-01 04:22:09 +00:00
|
|
|
EmitShrImm64(context, signedSrc, roundConst, shift); // shift <= 32
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
EmitSatQ(context, op.Size, signedSrc, signedDst);
|
|
|
|
|
|
|
|
EmitVectorInsertTmp(context, part + index, op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitLdvectmp();
|
|
|
|
context.EmitStvec(op.Rd);
|
|
|
|
|
|
|
|
if (part == 0)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(context, op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-11-01 04:22:09 +00:00
|
|
|
// dst64 = (Int(src64, signed) + roundConst) >> shift;
|
2019-03-13 08:23:52 +00:00
|
|
|
private static void EmitShrImm64(ILEmitterCtx context, bool signed, long roundConst, int shift)
|
2018-10-31 01:43:02 +00:00
|
|
|
{
|
|
|
|
context.EmitLdc_I8(roundConst);
|
|
|
|
context.EmitLdc_I4(shift);
|
|
|
|
|
|
|
|
SoftFallback.EmitCall(context, signed
|
2018-11-01 04:22:09 +00:00
|
|
|
? nameof(SoftFallback.SignedShrImm64)
|
|
|
|
: nameof(SoftFallback.UnsignedShrImm64));
|
2018-10-31 01:43:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShImmWidenBinarySx(ILEmitterCtx context, Action emit, int imm)
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinaryOp(context, emit, imm, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShImmWidenBinaryZx(ILEmitterCtx context, Action emit, int imm)
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinaryOp(context, emit, imm, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShImmWidenBinaryOp(ILEmitterCtx context, Action emit, int imm, bool signed)
|
|
|
|
{
|
|
|
|
OpCodeSimd64 op = (OpCodeSimd64)context.CurrOp;
|
|
|
|
|
|
|
|
int elems = 8 >> op.Size;
|
|
|
|
|
|
|
|
int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
|
|
|
|
|
|
|
|
for (int index = 0; index < elems; index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtract(context, op.Rn, part + index, op.Size, signed);
|
|
|
|
|
|
|
|
context.EmitLdc_I4(imm);
|
|
|
|
|
|
|
|
emit();
|
|
|
|
|
|
|
|
EmitVectorInsertTmp(context, index, op.Size + 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitLdvectmp();
|
|
|
|
context.EmitStvec(op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|