2019-01-25 01:59:53 +00:00
|
|
|
using ChocolArm64.Instructions;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Decoders
|
|
|
|
{
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 16:06:11 +00:00
|
|
|
class OpCode32AluRsImm : OpCode32Alu
|
2019-01-25 01:59:53 +00:00
|
|
|
{
|
|
|
|
public int Rm { get; private set; }
|
|
|
|
public int Imm { get; private set; }
|
|
|
|
|
|
|
|
public ShiftType ShiftType { get; private set; }
|
|
|
|
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 16:06:11 +00:00
|
|
|
public OpCode32AluRsImm(Inst inst, long position, int opCode) : base(inst, position, opCode)
|
2019-01-25 01:59:53 +00:00
|
|
|
{
|
|
|
|
Rm = (opCode >> 0) & 0xf;
|
|
|
|
Imm = (opCode >> 7) & 0x1f;
|
|
|
|
|
|
|
|
ShiftType = (ShiftType)((opCode >> 5) & 3);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|