2015-08-21 07:04:50 +00:00
|
|
|
/*
|
|
|
|
* QEMU MIPS CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/lgpl-2.1.html>
|
|
|
|
*/
|
|
|
|
|
2018-02-19 05:44:58 +00:00
|
|
|
#include "qemu/osdep.h"
|
include/qemu/osdep.h: Don't include qapi/error.h
Commit 57cb38b included qapi/error.h into qemu/osdep.h to get the
Error typedef. Since then, we've moved to include qemu/osdep.h
everywhere. Its file comment explains: "To avoid getting into
possible circular include dependencies, this file should not include
any other QEMU headers, with the exceptions of config-host.h,
compiler.h, os-posix.h and os-win32.h, all of which are doing a
similar job to this file and are under similar constraints."
qapi/error.h doesn't do a similar job, and it doesn't adhere to
similar constraints: it includes qapi-types.h. That's in excess of
100KiB of crap most .c files don't actually need.
Add the typedef to qemu/typedefs.h, and include that instead of
qapi/error.h. Include qapi/error.h in .c files that need it and don't
get it now. Include qapi-types.h in qom/object.h for uint16List.
Update scripts/clean-includes accordingly. Update it further to match
reality: replace config.h by config-target.h, add sysemu/os-posix.h,
sysemu/os-win32.h. Update the list of includes in the qemu/osdep.h
comment quoted above similarly.
This reduces the number of objects depending on qapi/error.h from "all
of them" to less than a third. Unfortunately, the number depending on
qapi-types.h shrinks only a little. More work is needed for that one.
Backports commit da34e65cb4025728566d6504a99916f6e7e1dd6a from qemu
2018-02-22 04:05:15 +00:00
|
|
|
#include "qapi/error.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "cpu.h"
|
2018-03-05 05:16:26 +00:00
|
|
|
#include "internal.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "qemu-common.h"
|
2018-02-24 07:26:26 +00:00
|
|
|
#include "exec/exec-all.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "hw/mips/mips.h"
|
|
|
|
|
|
|
|
|
|
|
|
static void mips_cpu_set_pc(CPUState *cs, vaddr value)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(cs->uc, cs);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->active_tc.PC = value & ~(target_ulong)1;
|
|
|
|
if (value & 1) {
|
|
|
|
env->hflags |= MIPS_HFLAG_M16;
|
|
|
|
} else {
|
|
|
|
env->hflags &= ~(MIPS_HFLAG_M16);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(cs->uc, cs);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
|
|
|
env->active_tc.PC = tb->pc;
|
|
|
|
env->hflags &= ~MIPS_HFLAG_BMASK;
|
|
|
|
env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool mips_cpu_has_work(CPUState *cs)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(cs->uc, cs);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
bool has_work = false;
|
|
|
|
|
2019-11-19 02:25:52 +00:00
|
|
|
/*
|
|
|
|
* Prior to MIPS Release 6 it is implementation dependent if non-enabled
|
|
|
|
* interrupts wake-up the CPU, however most of the implementations only
|
|
|
|
* check for interrupts that can be taken.
|
|
|
|
*/
|
2015-08-21 07:04:50 +00:00
|
|
|
if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
|
|
|
|
cpu_mips_hw_interrupts_pending(env)) {
|
2018-02-17 19:28:30 +00:00
|
|
|
if (cpu_mips_hw_interrupts_enabled(env) ||
|
|
|
|
(env->insn_flags & ISA_MIPS32R6)) {
|
2018-02-17 19:26:37 +00:00
|
|
|
has_work = true;
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* MIPS-MT has the ability to halt the CPU. */
|
|
|
|
if (env->CP0_Config3 & (1 << CP0C3_MT)) {
|
2019-11-19 02:25:52 +00:00
|
|
|
/*
|
|
|
|
* The QEMU model will issue an _WAKE request whenever the CPUs
|
|
|
|
* should be woken up.
|
|
|
|
*/
|
2015-08-21 07:04:50 +00:00
|
|
|
if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
|
|
|
|
has_work = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!mips_vpe_active(env)) {
|
|
|
|
has_work = false;
|
|
|
|
}
|
|
|
|
}
|
2018-02-21 02:56:31 +00:00
|
|
|
/* MIPS Release 6 has the ability to halt the CPU. */
|
|
|
|
if (env->CP0_Config5 & (1 << CP0C5_VP)) {
|
|
|
|
if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
|
|
|
|
has_work = true;
|
|
|
|
}
|
|
|
|
if (!mips_vp_active(env)) {
|
|
|
|
has_work = false;
|
|
|
|
}
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
return has_work;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* CPUClass::reset() */
|
|
|
|
static void mips_cpu_reset(CPUState *s)
|
|
|
|
{
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(s->uc, s);
|
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(s->uc, cpu);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
|
|
|
|
|
|
|
mcc->parent_reset(s);
|
|
|
|
|
2018-03-02 00:20:59 +00:00
|
|
|
memset(env, 0, offsetof(CPUMIPSState, end_reset_fields));
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
cpu_state_reset(env);
|
|
|
|
}
|
|
|
|
|
2015-11-11 17:43:41 +00:00
|
|
|
static int mips_cpu_realizefn(struct uc_struct *uc, DeviceState *dev, Error **errp)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
CPUState *cs = CPU(dev);
|
2018-03-05 05:29:51 +00:00
|
|
|
MIPSCPU *cpu = MIPS_CPU(uc, dev);
|
2015-08-21 07:04:50 +00:00
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(uc, dev);
|
|
|
|
|
2018-03-05 05:29:51 +00:00
|
|
|
cpu_mips_realize_env(&cpu->env);
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu_reset(cs);
|
|
|
|
qemu_init_vcpu(cs);
|
|
|
|
|
|
|
|
mcc->parent_realize(uc, dev, errp);
|
2015-11-11 17:43:41 +00:00
|
|
|
|
|
|
|
return 0;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void mips_cpu_initfn(struct uc_struct *uc, Object *obj, void *opaque)
|
|
|
|
{
|
|
|
|
CPUState *cs = CPU(obj);
|
|
|
|
MIPSCPU *cpu = MIPS_CPU(uc, obj);
|
|
|
|
CPUMIPSState *env = &cpu->env;
|
2018-03-05 05:38:03 +00:00
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(uc, obj);
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2019-06-12 16:27:11 +00:00
|
|
|
cpu_set_cpustate_pointers(cpu);
|
2018-03-05 05:38:03 +00:00
|
|
|
env->cpu_model = mcc->cpu_def;
|
2018-03-21 11:50:22 +00:00
|
|
|
cpu_exec_init(cs, &error_abort, opaque);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-03-05 05:38:03 +00:00
|
|
|
static char *mips_cpu_type_name(const char *cpu_model)
|
|
|
|
{
|
|
|
|
return g_strdup_printf("%s-" TYPE_MIPS_CPU, cpu_model);
|
|
|
|
}
|
|
|
|
|
|
|
|
static ObjectClass *mips_cpu_class_by_name(struct uc_struct *uc, const char *cpu_model)
|
|
|
|
{
|
|
|
|
ObjectClass *oc;
|
|
|
|
char *typename;
|
|
|
|
|
|
|
|
if (cpu_model == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
typename = mips_cpu_type_name(cpu_model);
|
|
|
|
oc = object_class_by_name(uc, typename);
|
|
|
|
g_free(typename);
|
|
|
|
return oc;
|
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
static void mips_cpu_class_init(struct uc_struct *uc, ObjectClass *c, void *data)
|
|
|
|
{
|
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_CLASS(uc, c);
|
|
|
|
CPUClass *cc = CPU_CLASS(uc, c);
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(uc, c);
|
|
|
|
|
|
|
|
mcc->parent_realize = dc->realize;
|
|
|
|
dc->realize = mips_cpu_realizefn;
|
|
|
|
|
|
|
|
mcc->parent_reset = cc->reset;
|
|
|
|
cc->reset = mips_cpu_reset;
|
|
|
|
|
2018-03-05 05:38:03 +00:00
|
|
|
cc->class_by_name = mips_cpu_class_by_name;
|
2015-08-21 07:04:50 +00:00
|
|
|
cc->has_work = mips_cpu_has_work;
|
|
|
|
cc->do_interrupt = mips_cpu_do_interrupt;
|
|
|
|
cc->cpu_exec_interrupt = mips_cpu_exec_interrupt;
|
|
|
|
cc->set_pc = mips_cpu_set_pc;
|
|
|
|
cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
|
2019-05-16 21:19:26 +00:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2015-08-21 07:04:50 +00:00
|
|
|
cc->do_unassigned_access = mips_cpu_unassigned_access;
|
|
|
|
cc->do_unaligned_access = mips_cpu_do_unaligned_access;
|
|
|
|
cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
|
|
|
|
#endif
|
2019-05-16 21:19:26 +00:00
|
|
|
#ifdef CONFIG_TCG
|
2018-03-05 14:27:40 +00:00
|
|
|
cc->tcg_initialize = mips_tcg_init;
|
2019-05-16 21:19:26 +00:00
|
|
|
cc->tlb_fill = mips_cpu_tlb_fill;
|
|
|
|
#endif
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-03-05 05:38:03 +00:00
|
|
|
static void mips_cpu_cpudef_class_init(struct uc_struct *uc, ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
MIPSCPUClass *mcc = MIPS_CPU_CLASS(uc, oc);
|
|
|
|
mcc->cpu_def = data;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mips_register_cpudef_type(struct uc_struct *uc, const struct mips_def_t *def)
|
|
|
|
{
|
|
|
|
char *typename = mips_cpu_type_name(def->name);
|
|
|
|
TypeInfo ti = {
|
|
|
|
typename,
|
|
|
|
TYPE_MIPS_CPU,
|
|
|
|
|
|
|
|
0,
|
|
|
|
0,
|
|
|
|
NULL,
|
|
|
|
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
|
|
|
|
(void *)def,
|
|
|
|
|
|
|
|
mips_cpu_cpudef_class_init,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
|
|
|
|
false,
|
|
|
|
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
|
|
|
|
type_register(uc, &ti);
|
|
|
|
g_free(typename);
|
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
void mips_cpu_register_types(void *opaque)
|
|
|
|
{
|
2018-03-05 05:38:03 +00:00
|
|
|
int i;
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
const TypeInfo mips_cpu_type_info = {
|
2017-01-22 14:05:08 +00:00
|
|
|
TYPE_MIPS_CPU,
|
|
|
|
TYPE_CPU,
|
2018-03-05 05:38:03 +00:00
|
|
|
|
2017-01-22 14:05:08 +00:00
|
|
|
sizeof(MIPSCPUClass),
|
|
|
|
sizeof(MIPSCPU),
|
2017-01-23 04:39:34 +00:00
|
|
|
opaque,
|
2018-03-05 05:38:03 +00:00
|
|
|
|
2017-01-23 04:39:34 +00:00
|
|
|
mips_cpu_initfn,
|
|
|
|
NULL,
|
|
|
|
NULL,
|
|
|
|
|
|
|
|
NULL,
|
2017-01-22 14:05:08 +00:00
|
|
|
|
|
|
|
mips_cpu_class_init,
|
2017-01-23 04:39:34 +00:00
|
|
|
NULL,
|
|
|
|
NULL,
|
2017-01-22 14:05:08 +00:00
|
|
|
|
2018-03-05 05:38:03 +00:00
|
|
|
true,
|
2015-08-21 07:04:50 +00:00
|
|
|
};
|
|
|
|
|
2018-09-03 21:36:11 +00:00
|
|
|
type_register(opaque, &mips_cpu_type_info);
|
2018-03-05 05:38:03 +00:00
|
|
|
for (i = 0; i < mips_defs_number; i++) {
|
|
|
|
mips_register_cpudef_type(opaque, &mips_defs[i]);
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|