mirror of
https://github.com/yuzu-emu/unicorn.git
synced 2024-12-23 18:45:27 +00:00
target-sparc: implement UA2005 scratchpad registers
Backports commit 4ec3e34654990868ad73a5a452a46d7f9f9dd378 from qemu
This commit is contained in:
parent
ec74c31ebf
commit
2f329af7ef
|
@ -211,6 +211,7 @@
|
|||
#define ASI_AFSR 0x4c /* Async fault status register */
|
||||
#define ASI_AFAR 0x4d /* Async fault address register */
|
||||
#define ASI_EC_TAG_DATA 0x4e /* E-cache tag/valid ram diag acc */
|
||||
#define ASI_HYP_SCRATCHPAD 0x4f /* (4V) Hypervisor scratchpad */
|
||||
#define ASI_IMMU 0x50 /* Insn-MMU main register space */
|
||||
#define ASI_IMMU_TSB_8KB_PTR 0x51 /* Insn-MMU 8KB TSB pointer reg */
|
||||
#define ASI_IMMU_TSB_64KB_PTR 0x52 /* Insn-MMU 64KB TSB pointer reg */
|
||||
|
|
|
@ -517,6 +517,7 @@ struct CPUSPARCState {
|
|||
uint32_t gl; // UA2005
|
||||
/* UA 2005 hyperprivileged registers */
|
||||
uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
|
||||
uint64_t scratch[8];
|
||||
CPUTimer *hstick; // UA 2005
|
||||
/* Interrupt vector registers */
|
||||
uint64_t ivec_status;
|
||||
|
|
|
@ -1363,6 +1363,18 @@ uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr,
|
|||
}
|
||||
break;
|
||||
}
|
||||
case ASI_SCRATCHPAD: /* UA2005 privileged scratchpad */
|
||||
if (unlikely((addr >= 0x20) && (addr < 0x30))) {
|
||||
/* Hyperprivileged access only */
|
||||
cpu_unassigned_access(cs, addr, false, false, 1, size);
|
||||
}
|
||||
/* fall through */
|
||||
case ASI_HYP_SCRATCHPAD: /* UA2005 hyperprivileged scratchpad */
|
||||
{
|
||||
unsigned int i = (addr >> 3) & 0x7;
|
||||
ret = env->scratch[i];
|
||||
break;
|
||||
}
|
||||
case ASI_DCACHE_DATA: /* D-cache data */
|
||||
case ASI_DCACHE_TAG: /* D-cache tag access */
|
||||
case ASI_ESTATE_ERROR_EN: /* E-cache error enable */
|
||||
|
|
Loading…
Reference in a new issue