2018-03-06 17:19:54 +00:00
|
|
|
/*
|
|
|
|
* Generic vector operation descriptor
|
|
|
|
*
|
|
|
|
* Copyright (c) 2018 Linaro
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
2019-02-03 22:30:53 +00:00
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
2018-03-06 17:19:54 +00:00
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2019-06-12 14:57:58 +00:00
|
|
|
#ifndef TCG_TCG_GVEC_DESC_H
|
|
|
|
#define TCG_TCG_GVEC_DESC_H
|
|
|
|
|
2021-03-02 00:23:36 +00:00
|
|
|
/*
|
|
|
|
* This configuration allows MAXSZ to represent 2048 bytes, and
|
|
|
|
* OPRSZ to match MAXSZ, or represent the smaller values 8, 16, or 32.
|
|
|
|
*
|
|
|
|
* Encode this with:
|
|
|
|
* 0, 1, 3 -> 8, 16, 32
|
|
|
|
* 2 -> maxsz
|
|
|
|
*
|
|
|
|
* This steals the input that would otherwise map to 24 to match maxsz.
|
|
|
|
*/
|
|
|
|
#define SIMD_MAXSZ_SHIFT 0
|
|
|
|
#define SIMD_MAXSZ_BITS 8
|
2018-03-06 17:19:54 +00:00
|
|
|
|
2021-03-02 00:23:36 +00:00
|
|
|
#define SIMD_OPRSZ_SHIFT (SIMD_MAXSZ_SHIFT + SIMD_MAXSZ_BITS)
|
|
|
|
#define SIMD_OPRSZ_BITS 2
|
2018-03-06 17:19:54 +00:00
|
|
|
|
2021-03-02 00:23:36 +00:00
|
|
|
#define SIMD_DATA_SHIFT (SIMD_OPRSZ_SHIFT + SIMD_OPRSZ_BITS)
|
2018-03-06 17:19:54 +00:00
|
|
|
#define SIMD_DATA_BITS (32 - SIMD_DATA_SHIFT)
|
|
|
|
|
|
|
|
/* Create a descriptor from components. */
|
|
|
|
uint32_t simd_desc(uint32_t oprsz, uint32_t maxsz, int32_t data);
|
|
|
|
|
2021-03-02 00:23:36 +00:00
|
|
|
/* Extract the max vector size from a descriptor. */
|
|
|
|
static inline intptr_t simd_maxsz(uint32_t desc)
|
2018-03-06 17:19:54 +00:00
|
|
|
{
|
2021-03-02 00:23:36 +00:00
|
|
|
return extract32(desc, SIMD_MAXSZ_SHIFT, SIMD_MAXSZ_BITS) * 8 + 8;
|
2018-03-06 17:19:54 +00:00
|
|
|
}
|
|
|
|
|
2021-03-02 00:23:36 +00:00
|
|
|
/* Extract the operation size from a descriptor. */
|
|
|
|
static inline intptr_t simd_oprsz(uint32_t desc)
|
2018-03-06 17:19:54 +00:00
|
|
|
{
|
2021-03-02 00:23:36 +00:00
|
|
|
uint32_t f = extract32(desc, SIMD_OPRSZ_SHIFT, SIMD_OPRSZ_BITS);
|
|
|
|
intptr_t o = f * 8 + 8;
|
|
|
|
intptr_t m = simd_maxsz(desc);
|
|
|
|
return f == 2 ? m : o;
|
2018-03-06 17:19:54 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Extract the operation-specific data from a descriptor. */
|
|
|
|
static inline int32_t simd_data(uint32_t desc)
|
|
|
|
{
|
|
|
|
return sextract32(desc, SIMD_DATA_SHIFT, SIMD_DATA_BITS);
|
|
|
|
}
|
2019-06-12 14:57:58 +00:00
|
|
|
|
|
|
|
#endif
|