2015-08-21 07:04:50 +00:00
|
|
|
/*
|
|
|
|
* QEMU AArch64 CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2013 Linaro Ltd
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/gpl-2.0.html>
|
|
|
|
*/
|
|
|
|
|
2018-02-18 02:09:22 +00:00
|
|
|
#include "qemu/osdep.h"
|
include/qemu/osdep.h: Don't include qapi/error.h
Commit 57cb38b included qapi/error.h into qemu/osdep.h to get the
Error typedef. Since then, we've moved to include qemu/osdep.h
everywhere. Its file comment explains: "To avoid getting into
possible circular include dependencies, this file should not include
any other QEMU headers, with the exceptions of config-host.h,
compiler.h, os-posix.h and os-win32.h, all of which are doing a
similar job to this file and are under similar constraints."
qapi/error.h doesn't do a similar job, and it doesn't adhere to
similar constraints: it includes qapi-types.h. That's in excess of
100KiB of crap most .c files don't actually need.
Add the typedef to qemu/typedefs.h, and include that instead of
qapi/error.h. Include qapi/error.h in .c files that need it and don't
get it now. Include qapi-types.h in qom/object.h for uint16List.
Update scripts/clean-includes accordingly. Update it further to match
reality: replace config.h by config-target.h, add sysemu/os-posix.h,
sysemu/os-win32.h. Update the list of includes in the qemu/osdep.h
comment quoted above similarly.
This reduces the number of objects depending on qapi/error.h from "all
of them" to less than a third. Unfortunately, the number depending on
qapi-types.h shrinks only a little. More work is needed for that one.
Backports commit da34e65cb4025728566d6504a99916f6e7e1dd6a from qemu
2018-02-22 04:05:15 +00:00
|
|
|
#include "qapi/error.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "cpu.h"
|
|
|
|
#include "qemu-common.h"
|
|
|
|
#include "hw/arm/arm.h"
|
|
|
|
#include "sysemu/sysemu.h"
|
|
|
|
|
|
|
|
static inline void set_feature(CPUARMState *env, int feature)
|
|
|
|
{
|
|
|
|
env->features |= 1ULL << feature;
|
|
|
|
}
|
|
|
|
|
2018-02-12 18:51:29 +00:00
|
|
|
static inline QEMU_UNUSED_FUNC void unset_feature(CPUARMState *env, int feature)
|
|
|
|
{
|
|
|
|
env->features &= ~(1ULL << feature);
|
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2018-02-13 02:23:26 +00:00
|
|
|
static uint64_t a57_a53_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-12 13:41:44 +00:00
|
|
|
ARMCPU *cpu = arm_env_get_cpu(env);
|
|
|
|
|
|
|
|
/* Number of cores is in [25:24]; otherwise we RAZ */
|
|
|
|
return (cpu->core_count - 1) << 24;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-10-23 16:49:50 +00:00
|
|
|
static const ARMCPRegInfo cortex_a72_a57_a53_cp_reginfo[] = {
|
2015-08-21 07:04:50 +00:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
2019-03-08 06:26:06 +00:00
|
|
|
{ .name = "L2CTLR_EL1", .state = ARM_CP_STATE_AA64,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 2,
|
|
|
|
.access = PL1_RW, .readfn = a57_a53_l2ctlr_read,
|
|
|
|
.writefn = arm_cp_write_ignore },
|
|
|
|
{ .name = "L2CTLR",
|
|
|
|
.cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 2,
|
|
|
|
.access = PL1_RW, .readfn = a57_a53_l2ctlr_read,
|
|
|
|
.writefn = arm_cp_write_ignore },
|
2015-08-21 07:04:50 +00:00
|
|
|
#endif
|
2019-03-08 06:26:06 +00:00
|
|
|
{ .name = "L2ECTLR_EL1", .state = ARM_CP_STATE_AA64,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 11, .crm = 0, .opc2 = 3,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "L2ECTLR",
|
|
|
|
.cp = 15, .opc1 = 1, .crn = 9, .crm = 0, .opc2 = 3,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "L2ACTLR", .state = ARM_CP_STATE_BOTH,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 15, .crm = 0, .opc2 = 0,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 0,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "CPUACTLR",
|
|
|
|
.cp = 15, .opc1 = 0, .crm = 15,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
|
|
|
|
{ .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 1,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "CPUECTLR",
|
|
|
|
.cp = 15, .opc1 = 1, .crm = 15,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
|
|
|
|
{ .name = "CPUMERRSR_EL1", .state = ARM_CP_STATE_AA64,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 2,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "CPUMERRSR",
|
|
|
|
.cp = 15, .opc1 = 2, .crm = 15,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
|
|
|
|
{ .name = "L2MERRSR_EL1", .state = ARM_CP_STATE_AA64,
|
|
|
|
.opc0 = 3, .opc1 = 1, .crn = 15, .crm = 2, .opc2 = 3,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
|
|
|
|
{ .name = "L2MERRSR",
|
|
|
|
.cp = 15, .opc1 = 3, .crm = 15,
|
|
|
|
.access = PL1_RW, .type = ARM_CP_CONST | ARM_CP_64BIT, .resetvalue = 0 },
|
2015-08-21 07:04:50 +00:00
|
|
|
REGINFO_SENTINEL
|
|
|
|
};
|
|
|
|
|
|
|
|
static void aarch64_a57_initfn(struct uc_struct *uc, Object *obj, void *opaque)
|
|
|
|
{
|
|
|
|
ARMCPU *cpu = ARM_CPU(uc, obj);
|
|
|
|
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_V8);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_VFP4);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_NEON);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_AARCH64);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
|
2018-03-02 04:36:39 +00:00
|
|
|
set_feature(&cpu->env, ARM_FEATURE_EL2);
|
2018-02-20 16:31:40 +00:00
|
|
|
set_feature(&cpu->env, ARM_FEATURE_EL3);
|
2018-02-02 13:28:22 +00:00
|
|
|
set_feature(&cpu->env, ARM_FEATURE_PMU);
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A57;
|
|
|
|
cpu->midr = 0x411fd070;
|
2018-02-13 19:22:43 +00:00
|
|
|
cpu->revidr = 0x00000000;
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu->reset_fpsid = 0x41034070;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.mvfr0 = 0x10110222;
|
|
|
|
cpu->isar.mvfr1 = 0x12111111;
|
|
|
|
cpu->isar.mvfr2 = 0x00000043;
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu->ctr = 0x8444c004;
|
|
|
|
cpu->reset_sctlr = 0x00c50838;
|
|
|
|
cpu->id_pfr0 = 0x00000131;
|
|
|
|
cpu->id_pfr1 = 0x00011011;
|
|
|
|
cpu->id_dfr0 = 0x03010066;
|
|
|
|
cpu->id_afr0 = 0x00000000;
|
|
|
|
cpu->id_mmfr0 = 0x10101105;
|
|
|
|
cpu->id_mmfr1 = 0x40000000;
|
|
|
|
cpu->id_mmfr2 = 0x01260000;
|
|
|
|
cpu->id_mmfr3 = 0x02102211;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.id_isar0 = 0x02101110;
|
|
|
|
cpu->isar.id_isar1 = 0x13112111;
|
|
|
|
cpu->isar.id_isar2 = 0x21232042;
|
|
|
|
cpu->isar.id_isar3 = 0x01112131;
|
|
|
|
cpu->isar.id_isar4 = 0x00011142;
|
|
|
|
cpu->isar.id_isar5 = 0x00011121;
|
|
|
|
cpu->isar.id_isar6 = 0;
|
|
|
|
cpu->isar.id_aa64pfr0 = 0x00002222;
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu->id_aa64dfr0 = 0x10305106;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.id_aa64isar0 = 0x00011120;
|
2018-12-18 09:03:39 +00:00
|
|
|
cpu->isar.id_aa64mmfr0 = 0x00001124;
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu->dbgdidr = 0x3516d000;
|
|
|
|
cpu->clidr = 0x0a200023;
|
|
|
|
cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */
|
|
|
|
cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */
|
|
|
|
cpu->ccsidr[2] = 0x70ffe07a; /* 2048KB L2 cache */
|
|
|
|
cpu->dcz_blocksize = 4; /* 64 bytes */
|
2018-10-23 16:49:50 +00:00
|
|
|
define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-13 02:25:13 +00:00
|
|
|
static void aarch64_a53_initfn(struct uc_struct *uc, Object *obj, void *opaque)
|
|
|
|
{
|
|
|
|
ARMCPU *cpu = ARM_CPU(uc, obj);
|
|
|
|
|
|
|
|
cpu->dtb_compatible = "arm,cortex-a53";
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_V8);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_VFP4);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_NEON);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_AARCH64);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
|
2018-03-02 04:36:39 +00:00
|
|
|
set_feature(&cpu->env, ARM_FEATURE_EL2);
|
2018-02-20 16:31:40 +00:00
|
|
|
set_feature(&cpu->env, ARM_FEATURE_EL3);
|
2018-02-28 13:49:16 +00:00
|
|
|
set_feature(&cpu->env, ARM_FEATURE_PMU);
|
|
|
|
cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A53;
|
2018-02-13 02:25:13 +00:00
|
|
|
cpu->midr = 0x410fd034;
|
2018-02-13 19:22:43 +00:00
|
|
|
cpu->revidr = 0x00000000;
|
2018-02-13 02:25:13 +00:00
|
|
|
cpu->reset_fpsid = 0x41034070;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.mvfr0 = 0x10110222;
|
|
|
|
cpu->isar.mvfr1 = 0x12111111;
|
|
|
|
cpu->isar.mvfr2 = 0x00000043;
|
2018-02-13 02:25:13 +00:00
|
|
|
cpu->ctr = 0x84448004; /* L1Ip = VIPT */
|
|
|
|
cpu->reset_sctlr = 0x00c50838;
|
|
|
|
cpu->id_pfr0 = 0x00000131;
|
|
|
|
cpu->id_pfr1 = 0x00011011;
|
|
|
|
cpu->id_dfr0 = 0x03010066;
|
|
|
|
cpu->id_afr0 = 0x00000000;
|
|
|
|
cpu->id_mmfr0 = 0x10101105;
|
|
|
|
cpu->id_mmfr1 = 0x40000000;
|
|
|
|
cpu->id_mmfr2 = 0x01260000;
|
|
|
|
cpu->id_mmfr3 = 0x02102211;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.id_isar0 = 0x02101110;
|
|
|
|
cpu->isar.id_isar1 = 0x13112111;
|
|
|
|
cpu->isar.id_isar2 = 0x21232042;
|
|
|
|
cpu->isar.id_isar3 = 0x01112131;
|
|
|
|
cpu->isar.id_isar4 = 0x00011142;
|
|
|
|
cpu->isar.id_isar5 = 0x00011121;
|
|
|
|
cpu->isar.id_isar6 = 0;
|
|
|
|
cpu->isar.id_aa64pfr0 = 0x00002222;
|
2018-02-13 02:25:13 +00:00
|
|
|
cpu->id_aa64dfr0 = 0x10305106;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.id_aa64isar0 = 0x00011120;
|
2018-12-18 09:03:39 +00:00
|
|
|
cpu->isar.id_aa64mmfr0 = 0x00001122; /* 40 bit physical addr */
|
2018-02-13 02:25:13 +00:00
|
|
|
cpu->dbgdidr = 0x3516d000;
|
|
|
|
cpu->clidr = 0x0a200023;
|
|
|
|
cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
|
|
|
|
cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */
|
|
|
|
cpu->ccsidr[2] = 0x707fe07a; /* 1024KB L2 cache */
|
|
|
|
cpu->dcz_blocksize = 4; /* 64 bytes */
|
2018-10-23 16:49:50 +00:00
|
|
|
define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aarch64_a72_initfn(struct uc_struct *uc, Object *obj, void *opaque)
|
|
|
|
{
|
|
|
|
ARMCPU *cpu = ARM_CPU(uc, obj);
|
|
|
|
|
|
|
|
cpu->dtb_compatible = "arm,cortex-a72";
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_V8);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_VFP4);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_NEON);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_AARCH64);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_EL2);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_EL3);
|
|
|
|
set_feature(&cpu->env, ARM_FEATURE_PMU);
|
|
|
|
cpu->midr = 0x410fd083;
|
|
|
|
cpu->revidr = 0x00000000;
|
|
|
|
cpu->reset_fpsid = 0x41034080;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.mvfr0 = 0x10110222;
|
|
|
|
cpu->isar.mvfr1 = 0x12111111;
|
|
|
|
cpu->isar.mvfr2 = 0x00000043;
|
2018-10-23 16:49:50 +00:00
|
|
|
cpu->ctr = 0x8444c004;
|
|
|
|
cpu->reset_sctlr = 0x00c50838;
|
|
|
|
cpu->id_pfr0 = 0x00000131;
|
|
|
|
cpu->id_pfr1 = 0x00011011;
|
|
|
|
cpu->id_dfr0 = 0x03010066;
|
|
|
|
cpu->id_afr0 = 0x00000000;
|
|
|
|
cpu->id_mmfr0 = 0x10201105;
|
|
|
|
cpu->id_mmfr1 = 0x40000000;
|
|
|
|
cpu->id_mmfr2 = 0x01260000;
|
|
|
|
cpu->id_mmfr3 = 0x02102211;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.id_isar0 = 0x02101110;
|
|
|
|
cpu->isar.id_isar1 = 0x13112111;
|
|
|
|
cpu->isar.id_isar2 = 0x21232042;
|
|
|
|
cpu->isar.id_isar3 = 0x01112131;
|
|
|
|
cpu->isar.id_isar4 = 0x00011142;
|
|
|
|
cpu->isar.id_isar5 = 0x00011121;
|
|
|
|
cpu->isar.id_aa64pfr0 = 0x00002222;
|
2018-10-23 16:49:50 +00:00
|
|
|
cpu->id_aa64dfr0 = 0x10305106;
|
2018-11-10 13:00:18 +00:00
|
|
|
cpu->isar.id_aa64isar0 = 0x00011120;
|
2018-12-18 09:03:39 +00:00
|
|
|
cpu->isar.id_aa64mmfr0 = 0x00001124;
|
2018-10-23 16:49:50 +00:00
|
|
|
cpu->dbgdidr = 0x3516d000;
|
|
|
|
cpu->clidr = 0x0a200023;
|
|
|
|
cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */
|
|
|
|
cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */
|
|
|
|
cpu->ccsidr[2] = 0x707fe07a; /* 1MB L2 cache */
|
|
|
|
cpu->dcz_blocksize = 4; /* 64 bytes */
|
|
|
|
define_arm_cp_regs(cpu, cortex_a72_a57_a53_cp_reginfo);
|
2018-02-13 02:25:13 +00:00
|
|
|
}
|
|
|
|
|
2018-03-12 13:47:18 +00:00
|
|
|
/* -cpu max: if KVM is enabled, like -cpu host (best possible with this host);
|
|
|
|
* otherwise, a CPU with as many features enabled as our emulation supports.
|
|
|
|
* The version of '-cpu max' for qemu-system-arm is defined in cpu.c;
|
|
|
|
* this only needs to handle 64 bits.
|
|
|
|
*/
|
|
|
|
static void aarch64_max_initfn(struct uc_struct *uc, Object *obj, void *opaque)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
ARMCPU *cpu = ARM_CPU(uc, obj);
|
2018-11-10 13:17:52 +00:00
|
|
|
uint64_t t;
|
|
|
|
uint32_t u;
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-03-12 14:00:01 +00:00
|
|
|
aarch64_a57_initfn(uc, obj, opaque);
|
|
|
|
|
2018-11-10 13:17:52 +00:00
|
|
|
t = cpu->isar.id_aa64isar0;
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2); /* AES + PMULL */
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2); /* SHA512 */
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1);
|
2019-02-28 20:47:01 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1);
|
2019-03-06 04:04:05 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2); /* v8.5-CondM */
|
2018-11-10 13:17:52 +00:00
|
|
|
cpu->isar.id_aa64isar0 = t;
|
|
|
|
|
|
|
|
t = cpu->isar.id_aa64isar1;
|
2019-02-23 00:02:34 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1);
|
2018-11-10 13:17:52 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1);
|
2019-01-22 21:38:05 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, APA, 1); /* PAuth, architected only */
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, API, 0);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, GPA, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, GPI, 0);
|
2019-03-06 03:35:14 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1);
|
2019-03-06 03:37:55 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1);
|
2019-03-06 04:17:29 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1);
|
2018-11-10 13:17:52 +00:00
|
|
|
cpu->isar.id_aa64isar1 = t;
|
|
|
|
|
2018-11-10 13:27:33 +00:00
|
|
|
t = cpu->isar.id_aa64pfr0;
|
|
|
|
t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1);
|
2018-11-10 13:34:30 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64PFR0, FP, 1);
|
|
|
|
t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1);
|
2018-11-10 13:27:33 +00:00
|
|
|
cpu->isar.id_aa64pfr0 = t;
|
|
|
|
|
2019-02-05 22:15:28 +00:00
|
|
|
t = cpu->isar.id_aa64pfr1;
|
|
|
|
t = FIELD_DP64(t, ID_AA64PFR1, BT, 1);
|
|
|
|
cpu->isar.id_aa64pfr1 = t;
|
|
|
|
|
2018-12-18 09:20:35 +00:00
|
|
|
t = cpu->isar.id_aa64mmfr1;
|
|
|
|
t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1); /* HPD */
|
2018-12-18 09:35:48 +00:00
|
|
|
t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1);
|
2018-12-18 09:20:35 +00:00
|
|
|
cpu->isar.id_aa64mmfr1 = t;
|
|
|
|
|
2018-11-10 13:17:52 +00:00
|
|
|
/* Replicate the same data to the 32-bit id registers. */
|
|
|
|
u = cpu->isar.id_isar5;
|
|
|
|
u = FIELD_DP32(u, ID_ISAR5, AES, 2); /* AES + PMULL */
|
|
|
|
u = FIELD_DP32(u, ID_ISAR5, SHA1, 1);
|
|
|
|
u = FIELD_DP32(u, ID_ISAR5, SHA2, 1);
|
|
|
|
u = FIELD_DP32(u, ID_ISAR5, CRC32, 1);
|
|
|
|
u = FIELD_DP32(u, ID_ISAR5, RDM, 1);
|
|
|
|
u = FIELD_DP32(u, ID_ISAR5, VCMA, 1);
|
|
|
|
cpu->isar.id_isar5 = u;
|
|
|
|
|
|
|
|
u = cpu->isar.id_isar6;
|
2019-02-23 00:02:34 +00:00
|
|
|
u = FIELD_DP32(u, ID_ISAR6, JSCVT, 1);
|
2018-11-10 13:17:52 +00:00
|
|
|
u = FIELD_DP32(u, ID_ISAR6, DP, 1);
|
2019-02-28 20:47:01 +00:00
|
|
|
u = FIELD_DP32(u, ID_ISAR6, FHM, 1);
|
2019-03-06 03:35:14 +00:00
|
|
|
u = FIELD_DP32(u, ID_ISAR6, SB, 1);
|
2019-03-06 03:37:55 +00:00
|
|
|
u = FIELD_DP32(u, ID_ISAR6, SPECRES, 1);
|
2018-11-10 13:17:52 +00:00
|
|
|
cpu->isar.id_isar6 = u;
|
|
|
|
|
2018-03-12 14:00:01 +00:00
|
|
|
// Unicorn: we lie and enable them anyway
|
2018-11-10 13:34:30 +00:00
|
|
|
/*
|
|
|
|
* FIXME: We do not yet support ARMv8.2-fp16 for AArch32 yet,
|
|
|
|
* so do not set MVFR1.FPHP. Strictly speaking this is not legal,
|
|
|
|
* but it is also not legal to enable SVE without support for FP16,
|
|
|
|
* and enabling SVE in system mode is more useful in the short term.
|
2018-03-12 14:00:01 +00:00
|
|
|
*/
|
|
|
|
/* For usermode -cpu max we can use a larger and more efficient DCZ
|
|
|
|
* blocksize since we don't have to follow what the hardware does.
|
|
|
|
*/
|
2015-08-21 07:04:50 +00:00
|
|
|
cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */
|
|
|
|
cpu->dcz_blocksize = 7; /* 512 bytes */
|
2018-08-17 17:57:49 +00:00
|
|
|
|
2019-01-22 21:41:15 +00:00
|
|
|
/* Enable all PAC keys by default. */
|
|
|
|
cpu->env.cp15.sctlr_el[1] |= SCTLR_EnIA | SCTLR_EnIB;
|
|
|
|
cpu->env.cp15.sctlr_el[1] |= SCTLR_EnDA | SCTLR_EnDB;
|
|
|
|
|
2018-08-17 17:57:49 +00:00
|
|
|
cpu->sve_max_vq = ARM_MAX_VQ;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
typedef struct ARMCPUInfo {
|
|
|
|
const char *name;
|
|
|
|
void (*initfn)(struct uc_struct *uc, Object *obj, void *opaque);
|
|
|
|
void (*class_init)(struct uc_struct *uc, ObjectClass *oc, void *data);
|
|
|
|
} ARMCPUInfo;
|
|
|
|
|
|
|
|
static const ARMCPUInfo aarch64_cpus[] = {
|
2019-04-18 07:36:50 +00:00
|
|
|
{ .name = "cortex-a57", .initfn = aarch64_a57_initfn },
|
|
|
|
{ .name = "cortex-a53", .initfn = aarch64_a53_initfn },
|
|
|
|
{ .name = "cortex-a72", .initfn = aarch64_a72_initfn },
|
|
|
|
{ .name = "max", .initfn = aarch64_max_initfn },
|
|
|
|
{ .name = NULL }
|
2015-08-21 07:04:50 +00:00
|
|
|
};
|
|
|
|
|
2018-02-12 18:51:29 +00:00
|
|
|
static QEMU_UNUSED_FUNC bool aarch64_cpu_get_aarch64(Object *obj, Error **errp)
|
|
|
|
{
|
|
|
|
ARMCPU *cpu = ARM_CPU(NULL, obj);
|
|
|
|
|
|
|
|
return arm_feature(&cpu->env, ARM_FEATURE_AARCH64);
|
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
static void aarch64_cpu_initfn(struct uc_struct *uc, Object *obj, void *opaque)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aarch64_cpu_finalizefn(struct uc_struct *uc, Object *obj, void *opaque)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aarch64_cpu_class_init(struct uc_struct *uc, ObjectClass *oc, void *data)
|
|
|
|
{
|
|
|
|
CPUClass *cc = CPU_CLASS(uc, oc);
|
|
|
|
|
|
|
|
cc->cpu_exec_interrupt = arm_cpu_exec_interrupt;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aarch64_cpu_register(struct uc_struct *uc, const ARMCPUInfo *info)
|
|
|
|
{
|
2019-04-26 23:31:04 +00:00
|
|
|
TypeInfo type_info = {
|
|
|
|
.parent = TYPE_AARCH64_CPU,
|
|
|
|
.instance_size = sizeof(ARMCPU),
|
|
|
|
.instance_init = info->initfn,
|
|
|
|
.class_size = sizeof(ARMCPUClass),
|
|
|
|
.class_init = info->class_init,
|
|
|
|
.class_data = (void *)info,
|
|
|
|
};
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name);
|
|
|
|
type_register(uc, &type_info);
|
2016-12-21 14:28:36 +00:00
|
|
|
g_free((void *)type_info.name);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void aarch64_cpu_register_types(void *opaque)
|
|
|
|
{
|
|
|
|
const ARMCPUInfo *info = aarch64_cpus;
|
|
|
|
|
2017-01-23 15:30:57 +00:00
|
|
|
static TypeInfo aarch64_cpu_type_info = { 0 };
|
|
|
|
aarch64_cpu_type_info.name = TYPE_AARCH64_CPU;
|
|
|
|
aarch64_cpu_type_info.parent = TYPE_ARM_CPU;
|
|
|
|
aarch64_cpu_type_info.instance_size = sizeof(ARMCPU);
|
|
|
|
aarch64_cpu_type_info.instance_init = aarch64_cpu_initfn;
|
|
|
|
aarch64_cpu_type_info.instance_finalize = aarch64_cpu_finalizefn;
|
|
|
|
aarch64_cpu_type_info.abstract = true;
|
|
|
|
aarch64_cpu_type_info.class_size = sizeof(AArch64CPUClass);
|
|
|
|
aarch64_cpu_type_info.class_init = aarch64_cpu_class_init;
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
type_register_static(opaque, &aarch64_cpu_type_info);
|
|
|
|
|
|
|
|
while (info->name) {
|
|
|
|
aarch64_cpu_register(opaque, info);
|
|
|
|
info++;
|
|
|
|
}
|
|
|
|
}
|