2015-08-21 07:04:50 +00:00
|
|
|
/*
|
|
|
|
* Helpers for loads and stores
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2005 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2018-02-19 05:52:39 +00:00
|
|
|
#include "qemu/osdep.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "cpu.h"
|
2018-02-25 23:17:39 +00:00
|
|
|
#include "tcg.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "exec/helper-proto.h"
|
2018-02-24 07:26:26 +00:00
|
|
|
#include "exec/exec-all.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "exec/cpu_ldst.h"
|
2018-02-25 22:43:10 +00:00
|
|
|
#include "asi.h"
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
//#define DEBUG_MMU
|
|
|
|
//#define DEBUG_MXCC
|
|
|
|
//#define DEBUG_UNALIGNED
|
|
|
|
//#define DEBUG_UNASSIGNED
|
|
|
|
//#define DEBUG_ASI
|
|
|
|
//#define DEBUG_CACHE_CONTROL
|
|
|
|
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
#define DPRINTF_MMU(fmt, ...) \
|
|
|
|
do { printf("MMU: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define DPRINTF_MMU(fmt, ...) do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DEBUG_MXCC
|
|
|
|
#define DPRINTF_MXCC(fmt, ...) \
|
|
|
|
do { printf("MXCC: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define DPRINTF_MXCC(fmt, ...) do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DEBUG_ASI
|
|
|
|
#define DPRINTF_ASI(fmt, ...) \
|
|
|
|
do { printf("ASI: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DEBUG_CACHE_CONTROL
|
|
|
|
#define DPRINTF_CACHE_CONTROL(fmt, ...) \
|
|
|
|
do { printf("CACHE_CONTROL: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define DPRINTF_CACHE_CONTROL(fmt, ...) do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef TARGET_SPARC64
|
|
|
|
#ifndef TARGET_ABI32
|
|
|
|
#define AM_CHECK(env1) ((env1)->pstate & PS_AM)
|
|
|
|
#else
|
|
|
|
#define AM_CHECK(env1) (1)
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define QT0 (env->qt0)
|
|
|
|
#define QT1 (env->qt1)
|
|
|
|
|
|
|
|
#if defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
|
|
|
|
/* Calculates TSB pointer value for fault page size 8k or 64k */
|
2018-03-02 03:18:25 +00:00
|
|
|
static uint64_t ultrasparc_tsb_pointer(CPUSPARCState *env,
|
|
|
|
const SparcV9MMU *mmu, const int idx)
|
2018-03-02 02:31:45 +00:00
|
|
|
/* Calculates TSB pointer value for fault page size
|
|
|
|
* UltraSPARC IIi has fixed sizes (8k or 64k) for the page pointers
|
|
|
|
* UA2005 holds the page size configuration in mmu_ctx registers */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-02 02:31:45 +00:00
|
|
|
uint64_t tsb_register;
|
|
|
|
int page_size;
|
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
int tsb_index = 0;
|
2018-03-02 03:18:25 +00:00
|
|
|
int ctx = mmu->tag_access & 0x1fffULL;
|
|
|
|
uint64_t ctx_register = mmu->sun4v_ctx_config[ctx ? 1 : 0];
|
2018-03-02 02:31:45 +00:00
|
|
|
tsb_index = idx;
|
|
|
|
tsb_index |= ctx ? 2 : 0;
|
|
|
|
page_size = idx ? ctx_register >> 8 : ctx_register;
|
|
|
|
page_size &= 7;
|
2018-03-02 03:18:25 +00:00
|
|
|
tsb_register = mmu->sun4v_tsb_pointers[tsb_index];
|
2018-03-02 02:31:45 +00:00
|
|
|
} else {
|
|
|
|
page_size = idx;
|
2018-03-02 03:18:25 +00:00
|
|
|
tsb_register = mmu->tsb;
|
2018-03-02 02:31:45 +00:00
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
int tsb_split = (tsb_register & 0x1000ULL) ? 1 : 0;
|
|
|
|
int tsb_size = tsb_register & 0xf;
|
|
|
|
|
|
|
|
/* discard lower 13 bits which hold tag access context */
|
2018-03-02 03:18:25 +00:00
|
|
|
uint64_t tsb_base_mask = (~0x1fffULL) << tsb_size;
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-03-02 03:18:25 +00:00
|
|
|
/* move va bits to correct position,
|
|
|
|
* the context bits will be masked out later */
|
|
|
|
uint64_t va = mmu->tag_access >> (3 * page_size + 9);
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
/* calculate tsb_base mask and adjust va if split is in use */
|
|
|
|
if (tsb_split) {
|
2018-03-02 02:31:45 +00:00
|
|
|
if (idx == 0) {
|
2015-08-21 07:04:50 +00:00
|
|
|
va &= ~(1ULL << (13 + tsb_size));
|
2018-03-02 02:31:45 +00:00
|
|
|
} else {
|
2015-08-21 07:04:50 +00:00
|
|
|
va |= (1ULL << (13 + tsb_size));
|
|
|
|
}
|
|
|
|
tsb_base_mask <<= 1;
|
|
|
|
}
|
|
|
|
|
2018-03-02 03:18:25 +00:00
|
|
|
return ((tsb_register & tsb_base_mask) | (va & ~tsb_base_mask)) & ~0xfULL;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Calculates tag target register value by reordering bits
|
|
|
|
in tag access register */
|
|
|
|
static uint64_t ultrasparc_tag_target(uint64_t tag_access_register)
|
|
|
|
{
|
|
|
|
return ((tag_access_register & 0x1fff) << 48) | (tag_access_register >> 22);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void replace_tlb_entry(SparcTLBEntry *tlb,
|
|
|
|
uint64_t tlb_tag, uint64_t tlb_tte,
|
|
|
|
CPUSPARCState *env1)
|
|
|
|
{
|
|
|
|
target_ulong mask, size, va, offset;
|
|
|
|
|
|
|
|
/* flush page range if translation is valid */
|
|
|
|
if (TTE_IS_VALID(tlb->tte)) {
|
|
|
|
CPUState *cs = CPU(sparc_env_get_cpu(env1));
|
|
|
|
|
2018-03-02 01:40:07 +00:00
|
|
|
size = 8192ULL << 3 * TTE_PGSIZE(tlb->tte);
|
|
|
|
mask = 1ULL + ~size;
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
va = tlb->tag & mask;
|
|
|
|
|
|
|
|
for (offset = 0; offset < size; offset += TARGET_PAGE_SIZE) {
|
|
|
|
tlb_flush_page(cs, va + offset);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
tlb->tag = tlb_tag;
|
|
|
|
tlb->tte = tlb_tte;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void demap_tlb(SparcTLBEntry *tlb, target_ulong demap_addr,
|
|
|
|
const char *strmmu, CPUSPARCState *env1)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
target_ulong mask;
|
|
|
|
uint64_t context;
|
|
|
|
|
|
|
|
int is_demap_context = (demap_addr >> 6) & 1;
|
|
|
|
|
|
|
|
/* demap context */
|
|
|
|
switch ((demap_addr >> 4) & 3) {
|
|
|
|
case 0: /* primary */
|
|
|
|
context = env1->dmmu.mmu_primary_context;
|
|
|
|
break;
|
|
|
|
case 1: /* secondary */
|
|
|
|
context = env1->dmmu.mmu_secondary_context;
|
|
|
|
break;
|
|
|
|
case 2: /* nucleus */
|
|
|
|
context = 0;
|
|
|
|
break;
|
|
|
|
case 3: /* reserved */
|
|
|
|
default:
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
if (TTE_IS_VALID(tlb[i].tte)) {
|
|
|
|
|
|
|
|
if (is_demap_context) {
|
|
|
|
/* will remove non-global entries matching context value */
|
|
|
|
if (TTE_IS_GLOBAL(tlb[i].tte) ||
|
|
|
|
!tlb_compare_context(&tlb[i], context)) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* demap page
|
|
|
|
will remove any entry matching VA */
|
|
|
|
mask = 0xffffffffffffe000ULL;
|
|
|
|
mask <<= 3 * ((tlb[i].tte >> 61) & 3);
|
|
|
|
|
|
|
|
if (!compare_masked(demap_addr, tlb[i].tag, mask)) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* entry should be global or matching context value */
|
|
|
|
if (!TTE_IS_GLOBAL(tlb[i].tte) &&
|
|
|
|
!tlb_compare_context(&tlb[i], context)) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
replace_tlb_entry(&tlb[i], 0, 0, env1);
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
DPRINTF_MMU("%s demap invalidated entry [%02u]\n", strmmu, i);
|
|
|
|
dump_mmu(stdout, fprintf, env1);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void replace_tlb_1bit_lru(SparcTLBEntry *tlb,
|
|
|
|
uint64_t tlb_tag, uint64_t tlb_tte,
|
|
|
|
const char *strmmu, CPUSPARCState *env1)
|
|
|
|
{
|
|
|
|
unsigned int i, replace_used;
|
|
|
|
|
2018-03-02 03:22:00 +00:00
|
|
|
if (cpu_has_hypervisor(env1)) {
|
|
|
|
uint64_t new_vaddr = tlb_tag & ~0x1fffULL;
|
|
|
|
uint64_t new_size = 8192ULL << 3 * TTE_PGSIZE(tlb_tte);
|
|
|
|
uint32_t new_ctx = tlb_tag & 0x1fffU;
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
uint32_t ctx = tlb[i].tag & 0x1fffU;
|
|
|
|
/* check if new mapping overlaps an existing one */
|
|
|
|
if (new_ctx == ctx) {
|
|
|
|
uint64_t vaddr = tlb[i].tag & ~0x1fffULL;
|
|
|
|
uint64_t size = 8192ULL << 3 * TTE_PGSIZE(tlb[i].tte);
|
|
|
|
if (new_vaddr == vaddr
|
|
|
|
|| (new_vaddr < vaddr + size
|
|
|
|
&& vaddr < new_vaddr + new_size)) {
|
|
|
|
DPRINTF_MMU("auto demap entry [%d] %lx->%lx\n", i, vaddr,
|
|
|
|
new_vaddr);
|
|
|
|
replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
/* Try replacing invalid entry */
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
if (!TTE_IS_VALID(tlb[i].tte)) {
|
|
|
|
replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
DPRINTF_MMU("%s lru replaced invalid entry [%i]\n", strmmu, i);
|
|
|
|
dump_mmu(stdout, fprintf, env1);
|
|
|
|
#endif
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* All entries are valid, try replacing unlocked entry */
|
|
|
|
|
|
|
|
for (replace_used = 0; replace_used < 2; ++replace_used) {
|
|
|
|
|
|
|
|
/* Used entries are not replaced on first pass */
|
|
|
|
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
if (!TTE_IS_LOCKED(tlb[i].tte) && !TTE_IS_USED(tlb[i].tte)) {
|
|
|
|
|
|
|
|
replace_tlb_entry(&tlb[i], tlb_tag, tlb_tte, env1);
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
DPRINTF_MMU("%s lru replaced unlocked %s entry [%i]\n",
|
|
|
|
strmmu, (replace_used ? "used" : "unused"), i);
|
|
|
|
dump_mmu(stdout, fprintf, env1);
|
|
|
|
#endif
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Now reset used bit and search for unused entries again */
|
|
|
|
|
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
TTE_SET_UNUSED(tlb[i].tte);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef DEBUG_MMU
|
2018-03-02 02:26:04 +00:00
|
|
|
DPRINTF_MMU("%s lru replacement: no free entries available, "
|
|
|
|
"replacing the last one\n", strmmu);
|
2015-08-21 07:04:50 +00:00
|
|
|
#endif
|
2018-03-02 02:26:04 +00:00
|
|
|
/* corner case: the last entry is replaced anyway */
|
|
|
|
replace_tlb_entry(&tlb[63], tlb_tag, tlb_tte, env1);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-03-02 02:14:38 +00:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
static inline void do_check_asi(CPUSPARCState *env, int asi, uintptr_t ra)
|
|
|
|
{
|
|
|
|
/* ASIs >= 0x80 are user mode.
|
|
|
|
* ASIs >= 0x30 are hyper mode (or super if hyper is not available).
|
|
|
|
* ASIs <= 0x2f are super mode.
|
|
|
|
*/
|
|
|
|
if (asi < 0x80
|
|
|
|
&& !cpu_hypervisor_mode(env)
|
|
|
|
&& (!cpu_supervisor_mode(env)
|
|
|
|
|| (asi >= 0x30 && cpu_has_hypervisor(env)))) {
|
|
|
|
cpu_raise_exception_ra(env, TT_PRIV_ACT, ra);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* !CONFIG_USER_ONLY */
|
2015-08-21 07:04:50 +00:00
|
|
|
#endif
|
|
|
|
|
2018-02-28 17:05:48 +00:00
|
|
|
static void do_check_align(CPUSPARCState *env, target_ulong addr,
|
|
|
|
uint32_t align, uintptr_t ra)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
if (addr & align) {
|
|
|
|
#ifdef DEBUG_UNALIGNED
|
|
|
|
printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
|
|
|
|
"\n", addr, env->pc);
|
|
|
|
#endif
|
2018-02-28 17:05:48 +00:00
|
|
|
cpu_raise_exception_ra(env, TT_UNALIGNED, ra);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-28 17:05:48 +00:00
|
|
|
void helper_check_align(CPUSPARCState *env, target_ulong addr, uint32_t align)
|
|
|
|
{
|
|
|
|
do_check_align(env, addr, align, GETPC());
|
|
|
|
}
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) && \
|
|
|
|
defined(DEBUG_MXCC)
|
|
|
|
static void dump_mxcc(CPUSPARCState *env)
|
|
|
|
{
|
|
|
|
printf("mxccdata: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
|
|
|
|
"\n",
|
|
|
|
env->mxccdata[0], env->mxccdata[1],
|
|
|
|
env->mxccdata[2], env->mxccdata[3]);
|
|
|
|
printf("mxccregs: %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
|
|
|
|
"\n"
|
|
|
|
" %016" PRIx64 " %016" PRIx64 " %016" PRIx64 " %016" PRIx64
|
|
|
|
"\n",
|
|
|
|
env->mxccregs[0], env->mxccregs[1],
|
|
|
|
env->mxccregs[2], env->mxccregs[3],
|
|
|
|
env->mxccregs[4], env->mxccregs[5],
|
|
|
|
env->mxccregs[6], env->mxccregs[7]);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (defined(TARGET_SPARC64) || !defined(CONFIG_USER_ONLY)) \
|
|
|
|
&& defined(DEBUG_ASI)
|
|
|
|
static void dump_asi(const char *txt, target_ulong addr, int asi, int size,
|
|
|
|
uint64_t r1)
|
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %02" PRIx64 "\n", txt,
|
|
|
|
addr, asi, r1 & 0xff);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %04" PRIx64 "\n", txt,
|
|
|
|
addr, asi, r1 & 0xffff);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %08" PRIx64 "\n", txt,
|
|
|
|
addr, asi, r1 & 0xffffffff);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
DPRINTF_ASI("%s "TARGET_FMT_lx " asi 0x%02x = %016" PRIx64 "\n", txt,
|
|
|
|
addr, asi, r1);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef TARGET_SPARC64
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
|
|
|
|
|
|
|
|
/* Leon3 cache control */
|
|
|
|
|
|
|
|
static void leon3_cache_control_st(CPUSPARCState *env, target_ulong addr,
|
|
|
|
uint64_t val, int size)
|
|
|
|
{
|
|
|
|
DPRINTF_CACHE_CONTROL("st addr:%08x, val:%" PRIx64 ", size:%d\n",
|
|
|
|
addr, val, size);
|
|
|
|
|
|
|
|
if (size != 4) {
|
|
|
|
DPRINTF_CACHE_CONTROL("32bits only\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case 0x00: /* Cache control */
|
|
|
|
|
|
|
|
/* These values must always be read as zeros */
|
|
|
|
val &= ~CACHE_CTRL_FD;
|
|
|
|
val &= ~CACHE_CTRL_FI;
|
|
|
|
val &= ~CACHE_CTRL_IB;
|
|
|
|
val &= ~CACHE_CTRL_IP;
|
|
|
|
val &= ~CACHE_CTRL_DP;
|
|
|
|
|
|
|
|
env->cache_control = val;
|
|
|
|
break;
|
|
|
|
case 0x04: /* Instruction cache configuration */
|
|
|
|
case 0x08: /* Data cache configuration */
|
|
|
|
/* Read Only */
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF_CACHE_CONTROL("write unknown register %08x\n", addr);
|
|
|
|
break;
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint64_t leon3_cache_control_ld(CPUSPARCState *env, target_ulong addr,
|
|
|
|
int size)
|
|
|
|
{
|
|
|
|
uint64_t ret = 0;
|
|
|
|
|
|
|
|
if (size != 4) {
|
|
|
|
DPRINTF_CACHE_CONTROL("32bits only\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (addr) {
|
|
|
|
case 0x00: /* Cache control */
|
|
|
|
ret = env->cache_control;
|
|
|
|
break;
|
|
|
|
|
|
|
|
/* Configuration registers are read and only always keep those
|
|
|
|
predefined values */
|
|
|
|
|
|
|
|
case 0x04: /* Instruction cache configuration */
|
|
|
|
ret = 0x10220000;
|
|
|
|
break;
|
|
|
|
case 0x08: /* Data cache configuration */
|
|
|
|
ret = 0x18220000;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF_CACHE_CONTROL("read unknown register %08x\n", addr);
|
|
|
|
break;
|
|
|
|
};
|
|
|
|
DPRINTF_CACHE_CONTROL("ld addr:%08x, ret:0x%" PRIx64 ", size:%d\n",
|
|
|
|
addr, ret, size);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-02-25 23:17:39 +00:00
|
|
|
uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr,
|
|
|
|
int asi, uint32_t memop)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-25 23:17:39 +00:00
|
|
|
int size = 1 << (memop & MO_SIZE);
|
|
|
|
int sign = memop & MO_SIGN;
|
2015-08-21 07:04:50 +00:00
|
|
|
CPUState *cs = CPU(sparc_env_get_cpu(env));
|
|
|
|
uint64_t ret = 0;
|
|
|
|
#if defined(DEBUG_MXCC) || defined(DEBUG_ASI)
|
|
|
|
uint32_t last_addr = addr;
|
|
|
|
#endif
|
|
|
|
|
2018-02-28 17:05:48 +00:00
|
|
|
do_check_align(env, addr, size - 1, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (asi) {
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_MXCC: /* SuperSparc MXCC registers, or... */
|
|
|
|
/* case ASI_LEON_CACHEREGS: Leon3 cache control */
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (addr) {
|
|
|
|
case 0x00: /* Leon3 Cache Control */
|
|
|
|
case 0x08: /* Leon3 Instruction Cache config */
|
|
|
|
case 0x0C: /* Leon3 Date Cache config */
|
|
|
|
if (env->def->features & CPU_FEATURE_CACHE_CTRL) {
|
|
|
|
ret = leon3_cache_control_ld(env, addr, size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00a00: /* MXCC control register */
|
|
|
|
if (size == 8) {
|
|
|
|
ret = env->mxccregs[3];
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00a04: /* MXCC control register */
|
|
|
|
if (size == 4) {
|
|
|
|
ret = env->mxccregs[3];
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00c00: /* Module reset register */
|
|
|
|
if (size == 8) {
|
|
|
|
ret = env->mxccregs[5];
|
|
|
|
/* should we do something here? */
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00f00: /* MBus port address register */
|
|
|
|
if (size == 8) {
|
|
|
|
ret = env->mxccregs[7];
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented address, size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF_MXCC("asi = %d, size = %d, sign = %d, "
|
|
|
|
"addr = %08x -> ret = %" PRIx64 ","
|
|
|
|
"addr = %08x\n", asi, size, sign, last_addr, ret, addr);
|
|
|
|
#ifdef DEBUG_MXCC
|
|
|
|
dump_mxcc(env);
|
|
|
|
#endif
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_FLUSH_PROBE: /* SuperSparc MMU probe */
|
|
|
|
case ASI_LEON_MMUFLUSH: /* LEON3 MMU probe */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int mmulev;
|
|
|
|
|
|
|
|
mmulev = (addr >> 8) & 15;
|
|
|
|
if (mmulev > 4) {
|
|
|
|
ret = 0;
|
|
|
|
} else {
|
|
|
|
ret = mmu_probe(env, addr, mmulev);
|
|
|
|
}
|
|
|
|
DPRINTF_MMU("mmu_probe: 0x%08x (lev %d) -> 0x%08" PRIx64 "\n",
|
|
|
|
addr, mmulev, ret);
|
|
|
|
}
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_MMUREGS: /* SuperSparc MMU regs */
|
|
|
|
case ASI_LEON_MMUREGS: /* LEON3 MMU regs */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 8) & 0x1f;
|
|
|
|
|
|
|
|
ret = env->mmuregs[reg];
|
|
|
|
if (reg == 3) { /* Fault status cleared on read */
|
|
|
|
env->mmuregs[3] = 0;
|
|
|
|
} else if (reg == 0x13) { /* Fault status read */
|
|
|
|
ret = env->mmuregs[3];
|
|
|
|
} else if (reg == 0x14) { /* Fault address read */
|
|
|
|
ret = env->mmuregs[4];
|
|
|
|
}
|
|
|
|
DPRINTF_MMU("mmu_read: reg[%d] = 0x%08" PRIx64 "\n", reg, ret);
|
|
|
|
}
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_TLBDIAG: /* Turbosparc ITLB Diagnostic */
|
|
|
|
case ASI_M_DIAGS: /* Turbosparc DTLB Diagnostic */
|
|
|
|
case ASI_M_IODIAG: /* Turbosparc IOTLB Diagnostic */
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_KERNELTXT: /* Supervisor code access */
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
ret = cpu_ldub_code(env, addr);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
ret = cpu_lduw_code(env, addr);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case 4:
|
|
|
|
ret = cpu_ldl_code(env, addr);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
ret = cpu_ldq_code(env, addr);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_TXTC_TAG: /* SparcStation 5 I-cache tag */
|
|
|
|
case ASI_M_TXTC_DATA: /* SparcStation 5 I-cache data */
|
|
|
|
case ASI_M_DATAC_TAG: /* SparcStation 5 D-cache tag */
|
|
|
|
case ASI_M_DATAC_DATA: /* SparcStation 5 D-cache data */
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
2017-01-23 05:29:41 +00:00
|
|
|
/* MMU passthrough, 0x100000000 to 0xfffffffff */
|
|
|
|
case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
|
|
|
|
case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
ret = ldub_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32));
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
ret = lduw_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32));
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
case 4:
|
|
|
|
ret = ldl_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32));
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
ret = ldq_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x30: /* Turbosparc secondary cache diagnostic */
|
|
|
|
case 0x31: /* Turbosparc RAM snoop */
|
|
|
|
case 0x32: /* Turbosparc page table descriptor diagnostic */
|
|
|
|
case 0x39: /* data cache diagnostic register */
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
case 0x38: /* SuperSPARC MMU Breakpoint Control Registers */
|
|
|
|
{
|
|
|
|
int reg = (addr >> 8) & 3;
|
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case 0: /* Breakpoint Value (Addr) */
|
|
|
|
ret = env->mmubpregs[reg];
|
|
|
|
break;
|
|
|
|
case 1: /* Breakpoint Mask */
|
|
|
|
ret = env->mmubpregs[reg];
|
|
|
|
break;
|
|
|
|
case 2: /* Breakpoint Control */
|
|
|
|
ret = env->mmubpregs[reg];
|
|
|
|
break;
|
|
|
|
case 3: /* Breakpoint Status */
|
|
|
|
ret = env->mmubpregs[reg];
|
|
|
|
env->mmubpregs[reg] = 0ULL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF_MMU("read breakpoint reg[%d] 0x%016" PRIx64 "\n", reg,
|
|
|
|
ret);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x49: /* SuperSPARC MMU Counter Breakpoint Value */
|
|
|
|
ret = env->mmubpctrv;
|
|
|
|
break;
|
|
|
|
case 0x4a: /* SuperSPARC MMU Counter Breakpoint Control */
|
|
|
|
ret = env->mmubpctrc;
|
|
|
|
break;
|
|
|
|
case 0x4b: /* SuperSPARC MMU Counter Breakpoint Status */
|
|
|
|
ret = env->mmubpctrs;
|
|
|
|
break;
|
|
|
|
case 0x4c: /* SuperSPARC MMU Breakpoint Action */
|
|
|
|
ret = env->mmubpaction;
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_USERTXT: /* User code access, XXX */
|
2015-08-21 07:04:50 +00:00
|
|
|
default:
|
|
|
|
cpu_unassigned_access(cs, addr, false, false, asi, size);
|
|
|
|
ret = 0;
|
|
|
|
break;
|
2018-03-01 12:57:10 +00:00
|
|
|
|
|
|
|
case ASI_USERDATA: /* User data access */
|
|
|
|
case ASI_KERNELDATA: /* Supervisor data access */
|
|
|
|
case ASI_P: /* Implicit primary context data access (v9 only?) */
|
|
|
|
case ASI_M_BYPASS: /* MMU passthrough */
|
|
|
|
case ASI_LEON_BYPASS: /* LEON MMU passthrough */
|
|
|
|
/* These are always handled inline. */
|
|
|
|
g_assert_not_reached();
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
if (sign) {
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
ret = (int8_t) ret;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
ret = (int16_t) ret;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
ret = (int32_t) ret;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_ASI
|
|
|
|
dump_asi("read ", last_addr, asi, size, ret);
|
|
|
|
#endif
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-02-25 23:17:39 +00:00
|
|
|
void helper_st_asi(CPUSPARCState *env, target_ulong addr, uint64_t val,
|
|
|
|
int asi, uint32_t memop)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-25 23:17:39 +00:00
|
|
|
int size = 1 << (memop & MO_SIZE);
|
2015-08-21 07:04:50 +00:00
|
|
|
SPARCCPU *cpu = sparc_env_get_cpu(env);
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
|
2018-02-28 17:05:48 +00:00
|
|
|
do_check_align(env, addr, size - 1, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (asi) {
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_MXCC: /* SuperSparc MXCC registers, or... */
|
|
|
|
/* case ASI_LEON_CACHEREGS: Leon3 cache control */
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (addr) {
|
|
|
|
case 0x00: /* Leon3 Cache Control */
|
|
|
|
case 0x08: /* Leon3 Instruction Cache config */
|
|
|
|
case 0x0C: /* Leon3 Date Cache config */
|
|
|
|
if (env->def->features & CPU_FEATURE_CACHE_CTRL) {
|
|
|
|
leon3_cache_control_st(env, addr, val, size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x01c00000: /* MXCC stream data register 0 */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccdata[0] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00008: /* MXCC stream data register 1 */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccdata[1] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00010: /* MXCC stream data register 2 */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccdata[2] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00018: /* MXCC stream data register 3 */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccdata[3] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00100: /* MXCC stream source */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccregs[0] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
env->mxccdata[0] = ldq_phys(cs->as,
|
|
|
|
(env->mxccregs[0] & 0xffffffffULL) +
|
|
|
|
0);
|
|
|
|
env->mxccdata[1] = ldq_phys(cs->as,
|
|
|
|
(env->mxccregs[0] & 0xffffffffULL) +
|
|
|
|
8);
|
|
|
|
env->mxccdata[2] = ldq_phys(cs->as,
|
|
|
|
(env->mxccregs[0] & 0xffffffffULL) +
|
|
|
|
16);
|
|
|
|
env->mxccdata[3] = ldq_phys(cs->as,
|
|
|
|
(env->mxccregs[0] & 0xffffffffULL) +
|
|
|
|
24);
|
|
|
|
break;
|
|
|
|
case 0x01c00200: /* MXCC stream destination */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccregs[1] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
stq_phys(cs->as, (env->mxccregs[1] & 0xffffffffULL) + 0,
|
|
|
|
env->mxccdata[0]);
|
|
|
|
stq_phys(cs->as, (env->mxccregs[1] & 0xffffffffULL) + 8,
|
|
|
|
env->mxccdata[1]);
|
|
|
|
stq_phys(cs->as, (env->mxccregs[1] & 0xffffffffULL) + 16,
|
|
|
|
env->mxccdata[2]);
|
|
|
|
stq_phys(cs->as, (env->mxccregs[1] & 0xffffffffULL) + 24,
|
|
|
|
env->mxccdata[3]);
|
|
|
|
break;
|
|
|
|
case 0x01c00a00: /* MXCC control register */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccregs[3] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00a04: /* MXCC control register */
|
|
|
|
if (size == 4) {
|
|
|
|
env->mxccregs[3] = (env->mxccregs[3] & 0xffffffff00000000ULL)
|
|
|
|
| val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00e00: /* MXCC error register */
|
|
|
|
/* writing a 1 bit clears the error */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccregs[6] &= ~val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x01c00f00: /* MBus port address register */
|
|
|
|
if (size == 8) {
|
|
|
|
env->mxccregs[7] = val;
|
|
|
|
} else {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented access size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"%08x: unimplemented address, size: %d\n", addr,
|
|
|
|
size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF_MXCC("asi = %d, size = %d, addr = %08x, val = %" PRIx64 "\n",
|
|
|
|
asi, size, addr, val);
|
|
|
|
#ifdef DEBUG_MXCC
|
|
|
|
dump_mxcc(env);
|
|
|
|
#endif
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_FLUSH_PROBE: /* SuperSparc MMU flush */
|
|
|
|
case ASI_LEON_MMUFLUSH: /* LEON3 MMU flush */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int mmulev;
|
|
|
|
|
|
|
|
mmulev = (addr >> 8) & 15;
|
|
|
|
DPRINTF_MMU("mmu flush level %d\n", mmulev);
|
|
|
|
switch (mmulev) {
|
|
|
|
case 0: /* flush page */
|
|
|
|
tlb_flush_page(CPU(cpu), addr & 0xfffff000);
|
|
|
|
break;
|
|
|
|
case 1: /* flush segment (256k) */
|
|
|
|
case 2: /* flush region (16M) */
|
|
|
|
case 3: /* flush context (4G) */
|
|
|
|
case 4: /* flush entire */
|
2018-03-02 00:35:21 +00:00
|
|
|
tlb_flush(CPU(cpu));
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
dump_mmu(stdout, fprintf, env);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_MMUREGS: /* write MMU regs */
|
|
|
|
case ASI_LEON_MMUREGS: /* LEON3 write MMU regs */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 8) & 0x1f;
|
|
|
|
uint32_t oldreg;
|
|
|
|
|
|
|
|
oldreg = env->mmuregs[reg];
|
|
|
|
switch (reg) {
|
|
|
|
case 0: /* Control Register */
|
|
|
|
env->mmuregs[reg] = (env->mmuregs[reg] & 0xff000000) |
|
|
|
|
(val & 0x00ffffff);
|
2018-02-28 17:24:11 +00:00
|
|
|
/* Mappings generated during no-fault mode
|
|
|
|
are invalid in normal mode. */
|
|
|
|
if ((oldreg ^ env->mmuregs[reg])
|
|
|
|
& (MMU_NF | env->def->mmu_bm)) {
|
2018-03-02 00:35:21 +00:00
|
|
|
tlb_flush(CPU(cpu));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 1: /* Context Table Pointer Register */
|
|
|
|
env->mmuregs[reg] = val & env->def->mmu_ctpr_mask;
|
|
|
|
break;
|
|
|
|
case 2: /* Context Register */
|
|
|
|
env->mmuregs[reg] = val & env->def->mmu_cxr_mask;
|
|
|
|
if (oldreg != env->mmuregs[reg]) {
|
|
|
|
/* we flush when the MMU context changes because
|
|
|
|
QEMU has no MMU context support */
|
2018-03-02 00:35:21 +00:00
|
|
|
tlb_flush(CPU(cpu));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3: /* Synchronous Fault Status Register with Clear */
|
|
|
|
case 4: /* Synchronous Fault Address Register */
|
|
|
|
break;
|
|
|
|
case 0x10: /* TLB Replacement Control Register */
|
|
|
|
env->mmuregs[reg] = val & env->def->mmu_trcr_mask;
|
|
|
|
break;
|
|
|
|
case 0x13: /* Synchronous Fault Status Register with Read
|
|
|
|
and Clear */
|
|
|
|
env->mmuregs[3] = val & env->def->mmu_sfsr_mask;
|
|
|
|
break;
|
|
|
|
case 0x14: /* Synchronous Fault Address Register */
|
|
|
|
env->mmuregs[4] = val;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
env->mmuregs[reg] = val;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (oldreg != env->mmuregs[reg]) {
|
|
|
|
DPRINTF_MMU("mmu change reg[%d]: 0x%08x -> 0x%08x\n",
|
|
|
|
reg, oldreg, env->mmuregs[reg]);
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
dump_mmu(stdout, fprintf, env);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_TLBDIAG: /* Turbosparc ITLB Diagnostic */
|
|
|
|
case ASI_M_DIAGS: /* Turbosparc DTLB Diagnostic */
|
|
|
|
case ASI_M_IODIAG: /* Turbosparc IOTLB Diagnostic */
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_M_TXTC_TAG: /* I-cache tag */
|
|
|
|
case ASI_M_TXTC_DATA: /* I-cache data */
|
|
|
|
case ASI_M_DATAC_TAG: /* D-cache tag */
|
|
|
|
case ASI_M_DATAC_DATA: /* D-cache data */
|
|
|
|
case ASI_M_FLUSH_PAGE: /* I/D-cache flush page */
|
|
|
|
case ASI_M_FLUSH_SEG: /* I/D-cache flush segment */
|
|
|
|
case ASI_M_FLUSH_REGION: /* I/D-cache flush region */
|
|
|
|
case ASI_M_FLUSH_CTX: /* I/D-cache flush context */
|
|
|
|
case ASI_M_FLUSH_USER: /* I/D-cache flush user */
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
2017-01-23 05:29:41 +00:00
|
|
|
/* MMU passthrough, 0x100000000 to 0xfffffffff */
|
|
|
|
case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
|
|
|
|
case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
stb_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32), val);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
stw_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32), val);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
default:
|
|
|
|
stl_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32), val);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
stq_phys(cs->as, (hwaddr)addr
|
|
|
|
| ((hwaddr)(asi & 0xf) << 32), val);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x30: /* store buffer tags or Turbosparc secondary cache diagnostic */
|
|
|
|
case 0x31: /* store buffer data, Ross RT620 I-cache flush or
|
|
|
|
Turbosparc snoop RAM */
|
|
|
|
case 0x32: /* store buffer control or Turbosparc page table
|
|
|
|
descriptor diagnostic */
|
|
|
|
case 0x36: /* I-cache flash clear */
|
|
|
|
case 0x37: /* D-cache flash clear */
|
|
|
|
break;
|
|
|
|
case 0x38: /* SuperSPARC MMU Breakpoint Control Registers*/
|
|
|
|
{
|
|
|
|
int reg = (addr >> 8) & 3;
|
|
|
|
|
|
|
|
switch (reg) {
|
|
|
|
case 0: /* Breakpoint Value (Addr) */
|
|
|
|
env->mmubpregs[reg] = (val & 0xfffffffffULL);
|
|
|
|
break;
|
|
|
|
case 1: /* Breakpoint Mask */
|
|
|
|
env->mmubpregs[reg] = (val & 0xfffffffffULL);
|
|
|
|
break;
|
|
|
|
case 2: /* Breakpoint Control */
|
|
|
|
env->mmubpregs[reg] = (val & 0x7fULL);
|
|
|
|
break;
|
|
|
|
case 3: /* Breakpoint Status */
|
|
|
|
env->mmubpregs[reg] = (val & 0xfULL);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
DPRINTF_MMU("write breakpoint reg[%d] 0x%016x\n", reg,
|
|
|
|
env->mmuregs[reg]);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x49: /* SuperSPARC MMU Counter Breakpoint Value */
|
|
|
|
env->mmubpctrv = val & 0xffffffff;
|
|
|
|
break;
|
|
|
|
case 0x4a: /* SuperSPARC MMU Counter Breakpoint Control */
|
|
|
|
env->mmubpctrc = val & 0x3;
|
|
|
|
break;
|
|
|
|
case 0x4b: /* SuperSPARC MMU Counter Breakpoint Status */
|
|
|
|
env->mmubpctrs = val & 0x3;
|
|
|
|
break;
|
|
|
|
case 0x4c: /* SuperSPARC MMU Breakpoint Action */
|
|
|
|
env->mmubpaction = val & 0x1fff;
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_USERTXT: /* User code access, XXX */
|
|
|
|
case ASI_KERNELTXT: /* Supervisor code access, XXX */
|
2015-08-21 07:04:50 +00:00
|
|
|
default:
|
|
|
|
cpu_unassigned_access(CPU(sparc_env_get_cpu(env)),
|
|
|
|
addr, true, false, asi, size);
|
|
|
|
break;
|
2018-03-01 12:57:10 +00:00
|
|
|
|
|
|
|
case ASI_USERDATA: /* User data access */
|
|
|
|
case ASI_KERNELDATA: /* Supervisor data access */
|
|
|
|
case ASI_P:
|
|
|
|
case ASI_M_BYPASS: /* MMU passthrough */
|
|
|
|
case ASI_LEON_BYPASS: /* LEON MMU passthrough */
|
|
|
|
case ASI_M_BCOPY: /* Block copy, sta access */
|
|
|
|
case ASI_M_BFILL: /* Block fill, stda access */
|
|
|
|
/* These are always handled inline. */
|
|
|
|
g_assert_not_reached();
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
#ifdef DEBUG_ASI
|
|
|
|
dump_asi("write", addr, asi, size, val);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_USER_ONLY */
|
|
|
|
#else /* TARGET_SPARC64 */
|
|
|
|
|
|
|
|
/* returns true if access using this ASI is to have address translated by MMU
|
|
|
|
otherwise access is to raw physical address */
|
|
|
|
static inline int is_translating_asi(int asi)
|
|
|
|
{
|
|
|
|
#ifdef TARGET_SPARC64
|
|
|
|
/* Ultrasparc IIi translating asi
|
|
|
|
- note this list is defined by cpu implementation
|
|
|
|
*/
|
2017-01-23 05:29:41 +00:00
|
|
|
if( (asi >= 0x04 && asi <= 0x11) ||
|
|
|
|
(asi >= 0x16 && asi <= 0x19) ||
|
|
|
|
(asi >= 0x1E && asi <= 0x1F) ||
|
|
|
|
(asi >= 0x24 && asi <= 0x2C) ||
|
|
|
|
(asi >= 0x70 && asi <= 0x73) ||
|
|
|
|
(asi >= 0x78 && asi <= 0x79) ||
|
|
|
|
(asi >= 0x80 && asi <= 0xFF) )
|
|
|
|
{
|
2015-08-21 07:04:50 +00:00
|
|
|
return 1;
|
2017-01-23 05:29:41 +00:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2015-08-21 07:04:50 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
/* TODO: check sparc32 bits */
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline target_ulong address_mask(CPUSPARCState *env1, target_ulong addr)
|
|
|
|
{
|
|
|
|
if (AM_CHECK(env1)) {
|
|
|
|
addr &= 0xffffffffULL;
|
|
|
|
}
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline target_ulong asi_address_mask(CPUSPARCState *env,
|
|
|
|
int asi, target_ulong addr)
|
|
|
|
{
|
|
|
|
if (is_translating_asi(asi)) {
|
2018-03-01 13:15:30 +00:00
|
|
|
addr = address_mask(env, addr);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-03-01 13:15:30 +00:00
|
|
|
return addr;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_USER_ONLY
|
2018-02-25 23:17:39 +00:00
|
|
|
uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr,
|
|
|
|
int asi, uint32_t memop)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-25 23:17:39 +00:00
|
|
|
int size = 1 << (memop & MO_SIZE);
|
|
|
|
int sign = memop & MO_SIGN;
|
2015-08-21 07:04:50 +00:00
|
|
|
uint64_t ret = 0;
|
|
|
|
|
|
|
|
if (asi < 0x80) {
|
2018-02-28 17:05:48 +00:00
|
|
|
cpu_raise_exception_ra(env, TT_PRIV_ACT, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-02-28 17:05:48 +00:00
|
|
|
do_check_align(env, addr, size - 1, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
addr = asi_address_mask(env, asi, addr);
|
|
|
|
|
|
|
|
switch (asi) {
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_PNF: /* Primary no-fault */
|
|
|
|
case ASI_PNFL: /* Primary no-fault LE */
|
|
|
|
case ASI_SNF: /* Secondary no-fault */
|
|
|
|
case ASI_SNFL: /* Secondary no-fault LE */
|
2015-08-21 07:04:50 +00:00
|
|
|
if (page_check_range(addr, size, PAGE_READ) == -1) {
|
2018-03-01 12:57:10 +00:00
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
ret = cpu_ldub_data(env, addr);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
ret = cpu_lduw_data(env, addr);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
ret = cpu_ldl_data(env, addr);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
ret = cpu_ldq_data(env, addr);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-03-01 12:57:10 +00:00
|
|
|
break;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case ASI_P: /* Primary */
|
|
|
|
case ASI_PL: /* Primary LE */
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_S: /* Secondary */
|
|
|
|
case ASI_SL: /* Secondary LE */
|
2018-03-01 12:57:10 +00:00
|
|
|
/* These are always handled inline. */
|
|
|
|
g_assert_not_reached();
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
default:
|
2018-03-01 12:57:10 +00:00
|
|
|
cpu_raise_exception_ra(env, TT_DATA_ACCESS, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Convert from little endian */
|
|
|
|
switch (asi) {
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_PNFL: /* Primary no-fault LE */
|
|
|
|
case ASI_SNFL: /* Secondary no-fault LE */
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (size) {
|
|
|
|
case 2:
|
|
|
|
ret = bswap16(ret);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
ret = bswap32(ret);
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
ret = bswap64(ret);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Convert to signed number */
|
|
|
|
if (sign) {
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
ret = (int8_t) ret;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
ret = (int16_t) ret;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
ret = (int32_t) ret;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_ASI
|
2018-03-01 12:57:10 +00:00
|
|
|
dump_asi("read", addr, asi, size, ret);
|
2015-08-21 07:04:50 +00:00
|
|
|
#endif
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
void helper_st_asi(CPUSPARCState *env, target_ulong addr, target_ulong val,
|
2018-02-25 23:17:39 +00:00
|
|
|
int asi, uint32_t memop)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-25 23:17:39 +00:00
|
|
|
int size = 1 << (memop & MO_SIZE);
|
2015-08-21 07:04:50 +00:00
|
|
|
#ifdef DEBUG_ASI
|
|
|
|
dump_asi("write", addr, asi, size, val);
|
|
|
|
#endif
|
|
|
|
if (asi < 0x80) {
|
2018-02-28 17:05:48 +00:00
|
|
|
cpu_raise_exception_ra(env, TT_PRIV_ACT, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-02-28 17:05:48 +00:00
|
|
|
do_check_align(env, addr, size - 1, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
switch (asi) {
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_P: /* Primary */
|
|
|
|
case ASI_PL: /* Primary LE */
|
|
|
|
case ASI_S: /* Secondary */
|
|
|
|
case ASI_SL: /* Secondary LE */
|
2018-03-01 12:57:10 +00:00
|
|
|
/* These are always handled inline. */
|
|
|
|
g_assert_not_reached();
|
2015-08-21 07:04:50 +00:00
|
|
|
return;
|
|
|
|
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_PNF: /* Primary no-fault, RO */
|
|
|
|
case ASI_SNF: /* Secondary no-fault, RO */
|
|
|
|
case ASI_PNFL: /* Primary no-fault LE, RO */
|
|
|
|
case ASI_SNFL: /* Secondary no-fault LE, RO */
|
2015-08-21 07:04:50 +00:00
|
|
|
default:
|
2018-02-28 17:05:48 +00:00
|
|
|
cpu_raise_exception_ra(env, TT_DATA_ACCESS, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_USER_ONLY */
|
|
|
|
|
2018-02-25 23:17:39 +00:00
|
|
|
uint64_t helper_ld_asi(CPUSPARCState *env, target_ulong addr,
|
|
|
|
int asi, uint32_t memop)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-25 23:17:39 +00:00
|
|
|
int size = 1 << (memop & MO_SIZE);
|
|
|
|
int sign = memop & MO_SIGN;
|
2015-08-21 07:04:50 +00:00
|
|
|
CPUState *cs = CPU(sparc_env_get_cpu(env));
|
|
|
|
uint64_t ret = 0;
|
|
|
|
#if defined(DEBUG_ASI)
|
|
|
|
target_ulong last_addr = addr;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
asi &= 0xff;
|
|
|
|
|
2018-03-02 02:14:38 +00:00
|
|
|
do_check_asi(env, asi, GETPC());
|
2018-02-28 17:05:48 +00:00
|
|
|
do_check_align(env, addr, size - 1, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
addr = asi_address_mask(env, asi, addr);
|
|
|
|
|
2018-03-01 12:57:10 +00:00
|
|
|
switch (asi) {
|
|
|
|
case ASI_PNF:
|
|
|
|
case ASI_PNFL:
|
|
|
|
case ASI_SNF:
|
|
|
|
case ASI_SNFL:
|
|
|
|
{
|
|
|
|
TCGMemOpIdx oi;
|
|
|
|
int idx = (env->pstate & PS_PRIV
|
|
|
|
? (asi & 1 ? MMU_KERNEL_SECONDARY_IDX : MMU_KERNEL_IDX)
|
|
|
|
: (asi & 1 ? MMU_USER_SECONDARY_IDX : MMU_USER_IDX));
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-03-01 12:57:10 +00:00
|
|
|
if (cpu_get_phys_page_nofault(env, addr, idx) == -1ULL) {
|
2015-08-21 07:04:50 +00:00
|
|
|
#ifdef DEBUG_ASI
|
2018-03-01 12:57:10 +00:00
|
|
|
dump_asi("read ", last_addr, asi, size, ret);
|
2015-08-21 07:04:50 +00:00
|
|
|
#endif
|
2018-03-01 12:57:10 +00:00
|
|
|
/* exception_index is set in get_physical_address_data. */
|
|
|
|
cpu_raise_exception_ra(env, cs->exception_index, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-03-01 12:57:10 +00:00
|
|
|
|
|
|
|
oi = make_memop_idx(memop, idx);
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
2018-03-01 12:57:10 +00:00
|
|
|
ret = helper_ret_ldub_mmu(env, addr, oi, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
2018-03-01 12:57:10 +00:00
|
|
|
if (asi & 8) {
|
|
|
|
ret = helper_le_lduw_mmu(env, addr, oi, GETPC());
|
|
|
|
} else {
|
|
|
|
ret = helper_be_lduw_mmu(env, addr, oi, GETPC());
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
case 4:
|
2018-03-01 12:57:10 +00:00
|
|
|
if (asi & 8) {
|
|
|
|
ret = helper_le_ldul_mmu(env, addr, oi, GETPC());
|
|
|
|
} else {
|
|
|
|
ret = helper_be_ldul_mmu(env, addr, oi, GETPC());
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
case 8:
|
2018-03-01 12:57:10 +00:00
|
|
|
if (asi & 8) {
|
|
|
|
ret = helper_le_ldq_mmu(env, addr, oi, GETPC());
|
|
|
|
} else {
|
|
|
|
ret = helper_be_ldq_mmu(env, addr, oi, GETPC());
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
2018-03-01 12:57:10 +00:00
|
|
|
default:
|
|
|
|
g_assert_not_reached();
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
2018-03-01 12:57:10 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case ASI_AIUP: /* As if user primary */
|
|
|
|
case ASI_AIUS: /* As if user secondary */
|
|
|
|
case ASI_AIUPL: /* As if user primary LE */
|
|
|
|
case ASI_AIUSL: /* As if user secondary LE */
|
|
|
|
case ASI_P: /* Primary */
|
|
|
|
case ASI_S: /* Secondary */
|
|
|
|
case ASI_PL: /* Primary LE */
|
|
|
|
case ASI_SL: /* Secondary LE */
|
|
|
|
case ASI_REAL: /* Bypass */
|
|
|
|
case ASI_REAL_IO: /* Bypass, non-cacheable */
|
|
|
|
case ASI_REAL_L: /* Bypass LE */
|
|
|
|
case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_N: /* Nucleus */
|
|
|
|
case ASI_NL: /* Nucleus Little Endian (LE) */
|
2018-03-01 12:57:10 +00:00
|
|
|
case ASI_NUCLEUS_QUAD_LDD: /* Nucleus quad LDD 128 bit atomic */
|
|
|
|
case ASI_NUCLEUS_QUAD_LDD_L: /* Nucleus quad LDD 128 bit atomic LE */
|
|
|
|
case ASI_TWINX_AIUP: /* As if user primary, twinx */
|
|
|
|
case ASI_TWINX_AIUS: /* As if user secondary, twinx */
|
|
|
|
case ASI_TWINX_REAL: /* Real address, twinx */
|
|
|
|
case ASI_TWINX_AIUP_L: /* As if user primary, twinx, LE */
|
|
|
|
case ASI_TWINX_AIUS_L: /* As if user secondary, twinx, LE */
|
|
|
|
case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
|
|
|
|
case ASI_TWINX_N: /* Nucleus, twinx */
|
|
|
|
case ASI_TWINX_NL: /* Nucleus, twinx, LE */
|
|
|
|
/* ??? From the UA2011 document; overlaps BLK_INIT_QUAD_LDD_* */
|
|
|
|
case ASI_TWINX_P: /* Primary, twinx */
|
|
|
|
case ASI_TWINX_PL: /* Primary, twinx, LE */
|
|
|
|
case ASI_TWINX_S: /* Secondary, twinx */
|
|
|
|
case ASI_TWINX_SL: /* Secondary, twinx, LE */
|
|
|
|
/* These are always handled inline. */
|
|
|
|
g_assert_not_reached();
|
|
|
|
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_UPA_CONFIG: /* UPA config */
|
2015-08-21 07:04:50 +00:00
|
|
|
/* XXX */
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_LSU_CONTROL: /* LSU */
|
2015-08-21 07:04:50 +00:00
|
|
|
ret = env->lsu;
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_IMMU: /* I-MMU regs */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0xf;
|
|
|
|
|
2018-03-02 01:36:20 +00:00
|
|
|
switch (reg) {
|
|
|
|
case 0:
|
|
|
|
/* 0x00 I-TSB Tag Target register */
|
2015-08-21 07:04:50 +00:00
|
|
|
ret = ultrasparc_tag_target(env->immu.tag_access);
|
2018-03-02 01:36:20 +00:00
|
|
|
break;
|
|
|
|
case 3: /* SFSR */
|
|
|
|
ret = env->immu.sfsr;
|
|
|
|
break;
|
|
|
|
case 5: /* TSB access */
|
|
|
|
ret = env->immu.tsb;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
/* 0x30 I-TSB Tag Access register */
|
|
|
|
ret = env->immu.tag_access;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cpu_unassigned_access(cs, addr, false, false, 1, size);
|
|
|
|
ret = 0;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_IMMU_TSB_8KB_PTR: /* I-MMU 8k TSB pointer */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
/* env->immuregs[5] holds I-MMU TSB register value
|
|
|
|
env->immuregs[6] holds I-MMU Tag Access register value */
|
2018-03-02 03:18:25 +00:00
|
|
|
ret = ultrasparc_tsb_pointer(env, &env->immu, 0);
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_IMMU_TSB_64KB_PTR: /* I-MMU 64k TSB pointer */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
/* env->immuregs[5] holds I-MMU TSB register value
|
|
|
|
env->immuregs[6] holds I-MMU Tag Access register value */
|
2018-03-02 03:18:25 +00:00
|
|
|
ret = ultrasparc_tsb_pointer(env, &env->immu, 1);
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_ITLB_DATA_ACCESS: /* I-MMU data access */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0x3f;
|
|
|
|
|
|
|
|
ret = env->itlb[reg].tte;
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_ITLB_TAG_READ: /* I-MMU tag read */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0x3f;
|
|
|
|
|
|
|
|
ret = env->itlb[reg].tag;
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DMMU: /* D-MMU regs */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0xf;
|
|
|
|
|
2018-03-02 01:36:20 +00:00
|
|
|
switch (reg) {
|
|
|
|
case 0:
|
|
|
|
/* 0x00 D-TSB Tag Target register */
|
2015-08-21 07:04:50 +00:00
|
|
|
ret = ultrasparc_tag_target(env->dmmu.tag_access);
|
2018-03-02 01:36:20 +00:00
|
|
|
break;
|
|
|
|
case 1: /* 0x08 Primary Context */
|
|
|
|
ret = env->dmmu.mmu_primary_context;
|
|
|
|
break;
|
|
|
|
case 2: /* 0x10 Secondary Context */
|
|
|
|
ret = env->dmmu.mmu_secondary_context;
|
|
|
|
break;
|
|
|
|
case 3: /* SFSR */
|
|
|
|
ret = env->dmmu.sfsr;
|
|
|
|
break;
|
|
|
|
case 4: /* 0x20 SFAR */
|
|
|
|
ret = env->dmmu.sfar;
|
|
|
|
break;
|
|
|
|
case 5: /* 0x28 TSB access */
|
|
|
|
ret = env->dmmu.tsb;
|
|
|
|
break;
|
|
|
|
case 6: /* 0x30 D-TSB Tag Access register */
|
|
|
|
ret = env->dmmu.tag_access;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
ret = env->dmmu.virtual_watchpoint;
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
ret = env->dmmu.physical_watchpoint;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
cpu_unassigned_access(cs, addr, false, false, 1, size);
|
|
|
|
ret = 0;
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DMMU_TSB_8KB_PTR: /* D-MMU 8k TSB pointer */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
/* env->dmmuregs[5] holds D-MMU TSB register value
|
|
|
|
env->dmmuregs[6] holds D-MMU Tag Access register value */
|
2018-03-02 03:18:25 +00:00
|
|
|
ret = ultrasparc_tsb_pointer(env, &env->dmmu, 0);
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DMMU_TSB_64KB_PTR: /* D-MMU 64k TSB pointer */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
/* env->dmmuregs[5] holds D-MMU TSB register value
|
|
|
|
env->dmmuregs[6] holds D-MMU Tag Access register value */
|
2018-03-02 03:18:25 +00:00
|
|
|
ret = ultrasparc_tsb_pointer(env, &env->dmmu, 1);
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DTLB_DATA_ACCESS: /* D-MMU data access */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0x3f;
|
|
|
|
|
|
|
|
ret = env->dtlb[reg].tte;
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DTLB_TAG_READ: /* D-MMU tag read */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0x3f;
|
|
|
|
|
|
|
|
ret = env->dtlb[reg].tag;
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_INTR_DISPATCH_STAT: /* Interrupt dispatch, RO */
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_INTR_RECEIVE: /* Interrupt data receive */
|
2015-08-21 07:04:50 +00:00
|
|
|
ret = env->ivec_status;
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_INTR_R: /* Incoming interrupt vector, RO */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 4) & 0x3;
|
|
|
|
if (reg < 3) {
|
|
|
|
ret = env->ivec_data[reg];
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
2018-03-02 01:41:52 +00:00
|
|
|
case ASI_SCRATCHPAD: /* UA2005 privileged scratchpad */
|
|
|
|
if (unlikely((addr >= 0x20) && (addr < 0x30))) {
|
|
|
|
/* Hyperprivileged access only */
|
|
|
|
cpu_unassigned_access(cs, addr, false, false, 1, size);
|
|
|
|
}
|
|
|
|
/* fall through */
|
|
|
|
case ASI_HYP_SCRATCHPAD: /* UA2005 hyperprivileged scratchpad */
|
|
|
|
{
|
|
|
|
unsigned int i = (addr >> 3) & 0x7;
|
|
|
|
ret = env->scratch[i];
|
|
|
|
break;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DCACHE_DATA: /* D-cache data */
|
|
|
|
case ASI_DCACHE_TAG: /* D-cache tag access */
|
|
|
|
case ASI_ESTATE_ERROR_EN: /* E-cache error enable */
|
|
|
|
case ASI_AFSR: /* E-cache asynchronous fault status */
|
|
|
|
case ASI_AFAR: /* E-cache asynchronous fault address */
|
|
|
|
case ASI_EC_TAG_DATA: /* E-cache tag data */
|
|
|
|
case ASI_IC_INSTR: /* I-cache instruction access */
|
|
|
|
case ASI_IC_TAG: /* I-cache tag access */
|
|
|
|
case ASI_IC_PRE_DECODE: /* I-cache predecode */
|
|
|
|
case ASI_IC_NEXT_FIELD: /* I-cache LRU etc. */
|
|
|
|
case ASI_EC_W: /* E-cache tag */
|
|
|
|
case ASI_EC_R: /* E-cache tag */
|
|
|
|
break;
|
|
|
|
case ASI_DMMU_TSB_DIRECT_PTR: /* D-MMU data pointer */
|
|
|
|
case ASI_ITLB_DATA_IN: /* I-MMU data in, WO */
|
|
|
|
case ASI_IMMU_DEMAP: /* I-MMU demap, WO */
|
|
|
|
case ASI_DTLB_DATA_IN: /* D-MMU data in, WO */
|
|
|
|
case ASI_DMMU_DEMAP: /* D-MMU demap, WO */
|
|
|
|
case ASI_INTR_W: /* Interrupt vector, WO */
|
2015-08-21 07:04:50 +00:00
|
|
|
default:
|
|
|
|
cpu_unassigned_access(cs, addr, false, false, 1, size);
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Convert to signed number */
|
|
|
|
if (sign) {
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
ret = (int8_t) ret;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
ret = (int16_t) ret;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
ret = (int32_t) ret;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_ASI
|
|
|
|
dump_asi("read ", last_addr, asi, size, ret);
|
|
|
|
#endif
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
void helper_st_asi(CPUSPARCState *env, target_ulong addr, target_ulong val,
|
2018-02-25 23:17:39 +00:00
|
|
|
int asi, uint32_t memop)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-25 23:17:39 +00:00
|
|
|
int size = 1 << (memop & MO_SIZE);
|
2015-08-21 07:04:50 +00:00
|
|
|
SPARCCPU *cpu = sparc_env_get_cpu(env);
|
|
|
|
CPUState *cs = CPU(cpu);
|
|
|
|
|
|
|
|
#ifdef DEBUG_ASI
|
|
|
|
dump_asi("write", addr, asi, size, val);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
asi &= 0xff;
|
|
|
|
|
2018-03-02 02:14:38 +00:00
|
|
|
do_check_asi(env, asi, GETPC());
|
2018-02-28 17:05:48 +00:00
|
|
|
do_check_align(env, addr, size - 1, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
addr = asi_address_mask(env, asi, addr);
|
|
|
|
|
|
|
|
switch (asi) {
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_AIUP: /* As if user primary */
|
|
|
|
case ASI_AIUS: /* As if user secondary */
|
|
|
|
case ASI_AIUPL: /* As if user primary LE */
|
|
|
|
case ASI_AIUSL: /* As if user secondary LE */
|
|
|
|
case ASI_P: /* Primary */
|
|
|
|
case ASI_S: /* Secondary */
|
|
|
|
case ASI_PL: /* Primary LE */
|
|
|
|
case ASI_SL: /* Secondary LE */
|
|
|
|
case ASI_REAL: /* Bypass */
|
|
|
|
case ASI_REAL_IO: /* Bypass, non-cacheable */
|
|
|
|
case ASI_REAL_L: /* Bypass LE */
|
|
|
|
case ASI_REAL_IO_L: /* Bypass, non-cacheable LE */
|
|
|
|
case ASI_N: /* Nucleus */
|
|
|
|
case ASI_NL: /* Nucleus Little Endian (LE) */
|
2018-03-01 12:57:10 +00:00
|
|
|
case ASI_NUCLEUS_QUAD_LDD: /* Nucleus quad LDD 128 bit atomic */
|
|
|
|
case ASI_NUCLEUS_QUAD_LDD_L: /* Nucleus quad LDD 128 bit atomic LE */
|
|
|
|
case ASI_TWINX_AIUP: /* As if user primary, twinx */
|
|
|
|
case ASI_TWINX_AIUS: /* As if user secondary, twinx */
|
|
|
|
case ASI_TWINX_REAL: /* Real address, twinx */
|
|
|
|
case ASI_TWINX_AIUP_L: /* As if user primary, twinx, LE */
|
|
|
|
case ASI_TWINX_AIUS_L: /* As if user secondary, twinx, LE */
|
|
|
|
case ASI_TWINX_REAL_L: /* Real address, twinx, LE */
|
|
|
|
case ASI_TWINX_N: /* Nucleus, twinx */
|
|
|
|
case ASI_TWINX_NL: /* Nucleus, twinx, LE */
|
|
|
|
/* ??? From the UA2011 document; overlaps BLK_INIT_QUAD_LDD_* */
|
|
|
|
case ASI_TWINX_P: /* Primary, twinx */
|
|
|
|
case ASI_TWINX_PL: /* Primary, twinx, LE */
|
|
|
|
case ASI_TWINX_S: /* Secondary, twinx */
|
|
|
|
case ASI_TWINX_SL: /* Secondary, twinx, LE */
|
|
|
|
/* These are always handled inline. */
|
|
|
|
g_assert_not_reached();
|
|
|
|
return;
|
2018-03-02 02:31:45 +00:00
|
|
|
/* these ASIs have different functions on UltraSPARC-IIIi
|
|
|
|
* and UA2005 CPUs. Use the explicit numbers to avoid confusion
|
|
|
|
*/
|
|
|
|
case 0x31:
|
|
|
|
case 0x32:
|
|
|
|
case 0x39:
|
|
|
|
case 0x3a:
|
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
/* UA2005
|
|
|
|
* ASI_DMMU_CTX_ZERO_TSB_BASE_PS0
|
|
|
|
* ASI_DMMU_CTX_ZERO_TSB_BASE_PS1
|
|
|
|
* ASI_DMMU_CTX_NONZERO_TSB_BASE_PS0
|
|
|
|
* ASI_DMMU_CTX_NONZERO_TSB_BASE_PS1
|
|
|
|
*/
|
|
|
|
int idx = ((asi & 2) >> 1) | ((asi & 8) >> 2);
|
|
|
|
env->dmmu.sun4v_tsb_pointers[idx] = val;
|
|
|
|
} else {
|
|
|
|
helper_raise_exception(env, TT_ILL_INSN);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x33:
|
|
|
|
case 0x3b:
|
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
/* UA2005
|
|
|
|
* ASI_DMMU_CTX_ZERO_CONFIG
|
|
|
|
* ASI_DMMU_CTX_NONZERO_CONFIG
|
|
|
|
*/
|
|
|
|
env->dmmu.sun4v_ctx_config[(asi & 8) >> 3] = val;
|
|
|
|
} else {
|
|
|
|
helper_raise_exception(env, TT_ILL_INSN);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x35:
|
|
|
|
case 0x36:
|
|
|
|
case 0x3d:
|
|
|
|
case 0x3e:
|
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
/* UA2005
|
|
|
|
* ASI_IMMU_CTX_ZERO_TSB_BASE_PS0
|
|
|
|
* ASI_IMMU_CTX_ZERO_TSB_BASE_PS1
|
|
|
|
* ASI_IMMU_CTX_NONZERO_TSB_BASE_PS0
|
|
|
|
* ASI_IMMU_CTX_NONZERO_TSB_BASE_PS1
|
|
|
|
*/
|
|
|
|
int idx = ((asi & 2) >> 1) | ((asi & 8) >> 2);
|
|
|
|
env->immu.sun4v_tsb_pointers[idx] = val;
|
|
|
|
} else {
|
|
|
|
helper_raise_exception(env, TT_ILL_INSN);
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x37:
|
|
|
|
case 0x3f:
|
|
|
|
if (cpu_has_hypervisor(env)) {
|
|
|
|
/* UA2005
|
|
|
|
* ASI_IMMU_CTX_ZERO_CONFIG
|
|
|
|
* ASI_IMMU_CTX_NONZERO_CONFIG
|
|
|
|
*/
|
|
|
|
env->immu.sun4v_ctx_config[(asi & 8) >> 3] = val;
|
|
|
|
} else {
|
|
|
|
helper_raise_exception(env, TT_ILL_INSN);
|
|
|
|
}
|
|
|
|
break;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_UPA_CONFIG: /* UPA config */
|
2015-08-21 07:04:50 +00:00
|
|
|
/* XXX */
|
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_LSU_CONTROL: /* LSU */
|
2018-02-28 17:24:11 +00:00
|
|
|
env->lsu = val & (DMMU_E | IMMU_E);
|
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_IMMU: /* I-MMU regs */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0xf;
|
|
|
|
uint64_t oldreg;
|
|
|
|
|
2018-03-02 02:28:39 +00:00
|
|
|
oldreg = env->immu.mmuregs[reg];
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (reg) {
|
|
|
|
case 0: /* RO */
|
|
|
|
return;
|
|
|
|
case 1: /* Not in I-MMU */
|
|
|
|
case 2:
|
|
|
|
return;
|
|
|
|
case 3: /* SFSR */
|
|
|
|
if ((val & 1) == 0) {
|
|
|
|
val = 0; /* Clear SFSR */
|
|
|
|
}
|
|
|
|
env->immu.sfsr = val;
|
|
|
|
break;
|
|
|
|
case 4: /* RO */
|
|
|
|
return;
|
|
|
|
case 5: /* TSB access */
|
|
|
|
DPRINTF_MMU("immu TSB write: 0x%016" PRIx64 " -> 0x%016"
|
|
|
|
PRIx64 "\n", env->immu.tsb, val);
|
|
|
|
env->immu.tsb = val;
|
|
|
|
break;
|
|
|
|
case 6: /* Tag access */
|
|
|
|
env->immu.tag_access = val;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
case 8:
|
|
|
|
return;
|
|
|
|
default:
|
2018-03-02 01:36:20 +00:00
|
|
|
cpu_unassigned_access(cs, addr, true, false, 1, size);
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-03-02 02:28:39 +00:00
|
|
|
if (oldreg != env->immu.mmuregs[reg]) {
|
2015-08-21 07:04:50 +00:00
|
|
|
DPRINTF_MMU("immu change reg[%d]: 0x%016" PRIx64 " -> 0x%016"
|
|
|
|
PRIx64 "\n", reg, oldreg, env->immuregs[reg]);
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
dump_mmu(stdout, fprintf, env);
|
|
|
|
#endif
|
|
|
|
return;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_ITLB_DATA_IN: /* I-MMU data in */
|
2015-08-21 07:04:50 +00:00
|
|
|
replace_tlb_1bit_lru(env->itlb, env->immu.tag_access, val, "immu", env);
|
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_ITLB_DATA_ACCESS: /* I-MMU data access */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
/* TODO: auto demap */
|
|
|
|
|
|
|
|
unsigned int i = (addr >> 3) & 0x3f;
|
|
|
|
|
|
|
|
replace_tlb_entry(&env->itlb[i], env->immu.tag_access, val, env);
|
|
|
|
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
DPRINTF_MMU("immu data access replaced entry [%i]\n", i);
|
|
|
|
dump_mmu(stdout, fprintf, env);
|
|
|
|
#endif
|
|
|
|
return;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_IMMU_DEMAP: /* I-MMU demap */
|
2015-08-21 07:04:50 +00:00
|
|
|
demap_tlb(env->itlb, addr, "immu", env);
|
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DMMU: /* D-MMU regs */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int reg = (addr >> 3) & 0xf;
|
|
|
|
uint64_t oldreg;
|
|
|
|
|
2018-03-02 02:28:39 +00:00
|
|
|
oldreg = env->dmmu.mmuregs[reg];
|
2015-08-21 07:04:50 +00:00
|
|
|
switch (reg) {
|
|
|
|
case 0: /* RO */
|
|
|
|
case 4:
|
|
|
|
return;
|
|
|
|
case 3: /* SFSR */
|
|
|
|
if ((val & 1) == 0) {
|
|
|
|
val = 0; /* Clear SFSR, Fault address */
|
|
|
|
env->dmmu.sfar = 0;
|
|
|
|
}
|
|
|
|
env->dmmu.sfsr = val;
|
|
|
|
break;
|
|
|
|
case 1: /* Primary context */
|
|
|
|
env->dmmu.mmu_primary_context = val;
|
|
|
|
/* can be optimized to only flush MMU_USER_IDX
|
|
|
|
and MMU_KERNEL_IDX entries */
|
2018-03-02 00:35:21 +00:00
|
|
|
tlb_flush(CPU(cpu));
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
case 2: /* Secondary context */
|
|
|
|
env->dmmu.mmu_secondary_context = val;
|
|
|
|
/* can be optimized to only flush MMU_USER_SECONDARY_IDX
|
|
|
|
and MMU_KERNEL_SECONDARY_IDX entries */
|
2018-03-02 00:35:21 +00:00
|
|
|
tlb_flush(CPU(cpu));
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
case 5: /* TSB access */
|
|
|
|
DPRINTF_MMU("dmmu TSB write: 0x%016" PRIx64 " -> 0x%016"
|
|
|
|
PRIx64 "\n", env->dmmu.tsb, val);
|
|
|
|
env->dmmu.tsb = val;
|
|
|
|
break;
|
|
|
|
case 6: /* Tag access */
|
|
|
|
env->dmmu.tag_access = val;
|
|
|
|
break;
|
|
|
|
case 7: /* Virtual Watchpoint */
|
2018-03-02 01:36:20 +00:00
|
|
|
env->dmmu.virtual_watchpoint = val;
|
|
|
|
break;
|
2015-08-21 07:04:50 +00:00
|
|
|
case 8: /* Physical Watchpoint */
|
2018-03-02 01:36:20 +00:00
|
|
|
env->dmmu.physical_watchpoint = val;
|
|
|
|
break;
|
2015-08-21 07:04:50 +00:00
|
|
|
default:
|
2018-03-02 01:36:20 +00:00
|
|
|
cpu_unassigned_access(cs, addr, true, false, 1, size);
|
2015-08-21 07:04:50 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-03-02 02:28:39 +00:00
|
|
|
if (oldreg != env->dmmu.mmuregs[reg]) {
|
2015-08-21 07:04:50 +00:00
|
|
|
DPRINTF_MMU("dmmu change reg[%d]: 0x%016" PRIx64 " -> 0x%016"
|
|
|
|
PRIx64 "\n", reg, oldreg, env->dmmuregs[reg]);
|
|
|
|
}
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
dump_mmu(stdout, fprintf, env);
|
|
|
|
#endif
|
|
|
|
return;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DTLB_DATA_IN: /* D-MMU data in */
|
2015-08-21 07:04:50 +00:00
|
|
|
replace_tlb_1bit_lru(env->dtlb, env->dmmu.tag_access, val, "dmmu", env);
|
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DTLB_DATA_ACCESS: /* D-MMU data access */
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
unsigned int i = (addr >> 3) & 0x3f;
|
|
|
|
|
|
|
|
replace_tlb_entry(&env->dtlb[i], env->dmmu.tag_access, val, env);
|
|
|
|
|
|
|
|
#ifdef DEBUG_MMU
|
|
|
|
DPRINTF_MMU("dmmu data access replaced entry [%i]\n", i);
|
|
|
|
dump_mmu(stdout, fprintf, env);
|
|
|
|
#endif
|
|
|
|
return;
|
|
|
|
}
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DMMU_DEMAP: /* D-MMU demap */
|
2015-08-21 07:04:50 +00:00
|
|
|
demap_tlb(env->dtlb, addr, "dmmu", env);
|
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_INTR_RECEIVE: /* Interrupt data receive */
|
2015-08-21 07:04:50 +00:00
|
|
|
env->ivec_status = val & 0x20;
|
|
|
|
return;
|
2018-03-02 02:25:21 +00:00
|
|
|
case ASI_QUEUE: /* UA2005 CPU mondo queue */
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_DCACHE_DATA: /* D-cache data */
|
|
|
|
case ASI_DCACHE_TAG: /* D-cache tag access */
|
|
|
|
case ASI_ESTATE_ERROR_EN: /* E-cache error enable */
|
|
|
|
case ASI_AFSR: /* E-cache asynchronous fault status */
|
|
|
|
case ASI_AFAR: /* E-cache asynchronous fault address */
|
|
|
|
case ASI_EC_TAG_DATA: /* E-cache tag data */
|
|
|
|
case ASI_IC_INSTR: /* I-cache instruction access */
|
|
|
|
case ASI_IC_TAG: /* I-cache tag access */
|
|
|
|
case ASI_IC_PRE_DECODE: /* I-cache predecode */
|
|
|
|
case ASI_IC_NEXT_FIELD: /* I-cache LRU etc. */
|
|
|
|
case ASI_EC_W: /* E-cache tag */
|
|
|
|
case ASI_EC_R: /* E-cache tag */
|
2015-08-21 07:04:50 +00:00
|
|
|
return;
|
2018-02-25 22:43:10 +00:00
|
|
|
case ASI_IMMU_TSB_8KB_PTR: /* I-MMU 8k TSB pointer, RO */
|
|
|
|
case ASI_IMMU_TSB_64KB_PTR: /* I-MMU 64k TSB pointer, RO */
|
|
|
|
case ASI_ITLB_TAG_READ: /* I-MMU tag read, RO */
|
|
|
|
case ASI_DMMU_TSB_8KB_PTR: /* D-MMU 8k TSB pointer, RO */
|
|
|
|
case ASI_DMMU_TSB_64KB_PTR: /* D-MMU 64k TSB pointer, RO */
|
|
|
|
case ASI_DMMU_TSB_DIRECT_PTR: /* D-MMU data pointer, RO */
|
|
|
|
case ASI_DTLB_TAG_READ: /* D-MMU tag read, RO */
|
|
|
|
case ASI_INTR_DISPATCH_STAT: /* Interrupt dispatch, RO */
|
|
|
|
case ASI_INTR_R: /* Incoming interrupt vector, RO */
|
|
|
|
case ASI_PNF: /* Primary no-fault, RO */
|
|
|
|
case ASI_SNF: /* Secondary no-fault, RO */
|
|
|
|
case ASI_PNFL: /* Primary no-fault LE, RO */
|
|
|
|
case ASI_SNFL: /* Secondary no-fault LE, RO */
|
2015-08-21 07:04:50 +00:00
|
|
|
default:
|
|
|
|
cpu_unassigned_access(cs, addr, true, false, 1, size);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_USER_ONLY */
|
|
|
|
#endif /* TARGET_SPARC64 */
|
|
|
|
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
|
|
|
#ifndef TARGET_SPARC64
|
|
|
|
void sparc_cpu_unassigned_access(CPUState *cs, hwaddr addr,
|
|
|
|
bool is_write, bool is_exec, int is_asi,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
SPARCCPU *cpu = SPARC_CPU(cs->uc, cs);
|
|
|
|
CPUSPARCState *env = &cpu->env;
|
|
|
|
int fault_type;
|
|
|
|
|
|
|
|
#ifdef DEBUG_UNASSIGNED
|
|
|
|
if (is_asi) {
|
|
|
|
printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
|
|
|
|
" asi 0x%02x from " TARGET_FMT_lx "\n",
|
|
|
|
is_exec ? "exec" : is_write ? "write" : "read", size,
|
|
|
|
size == 1 ? "" : "s", addr, is_asi, env->pc);
|
|
|
|
} else {
|
|
|
|
printf("Unassigned mem %s access of %d byte%s to " TARGET_FMT_plx
|
|
|
|
" from " TARGET_FMT_lx "\n",
|
|
|
|
is_exec ? "exec" : is_write ? "write" : "read", size,
|
|
|
|
size == 1 ? "" : "s", addr, env->pc);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
/* Don't overwrite translation and access faults */
|
|
|
|
fault_type = (env->mmuregs[3] & 0x1c) >> 2;
|
|
|
|
if ((fault_type > 4) || (fault_type == 0)) {
|
|
|
|
env->mmuregs[3] = 0; /* Fault status register */
|
|
|
|
if (is_asi) {
|
|
|
|
env->mmuregs[3] |= 1 << 16;
|
|
|
|
}
|
|
|
|
if (env->psrs) {
|
|
|
|
env->mmuregs[3] |= 1 << 5;
|
|
|
|
}
|
|
|
|
if (is_exec) {
|
|
|
|
env->mmuregs[3] |= 1 << 6;
|
|
|
|
}
|
|
|
|
if (is_write) {
|
|
|
|
env->mmuregs[3] |= 1 << 7;
|
|
|
|
}
|
|
|
|
env->mmuregs[3] |= (5 << 2) | 2;
|
|
|
|
/* SuperSPARC will never place instruction fault addresses in the FAR */
|
|
|
|
if (!is_exec) {
|
|
|
|
env->mmuregs[4] = addr; /* Fault address register */
|
|
|
|
}
|
|
|
|
}
|
|
|
|
/* overflow (same type fault was not read before another fault) */
|
|
|
|
if (fault_type == ((env->mmuregs[3] & 0x1c)) >> 2) {
|
|
|
|
env->mmuregs[3] |= 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((env->mmuregs[0] & MMU_E) && !(env->mmuregs[0] & MMU_NF)) {
|
2018-02-28 17:05:48 +00:00
|
|
|
int tt = is_exec ? TT_CODE_ACCESS : TT_DATA_ACCESS;
|
|
|
|
cpu_raise_exception_ra(env, tt, GETPC());
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* flush neverland mappings created during no-fault mode,
|
|
|
|
so the sequential MMU faults report proper fault types */
|
|
|
|
if (env->mmuregs[0] & MMU_NF) {
|
2018-03-02 00:35:21 +00:00
|
|
|
tlb_flush(cs);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
void sparc_cpu_unassigned_access(CPUState *cs, hwaddr addr,
|
|
|
|
bool is_write, bool is_exec, int is_asi,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
SPARCCPU *cpu = SPARC_CPU(cs->uc, cs);
|
|
|
|
CPUSPARCState *env = &cpu->env;
|
|
|
|
|
|
|
|
#ifdef DEBUG_UNASSIGNED
|
|
|
|
printf("Unassigned mem access to " TARGET_FMT_plx " from " TARGET_FMT_lx
|
|
|
|
"\n", addr, env->pc);
|
|
|
|
#endif
|
|
|
|
|
2018-03-02 01:25:20 +00:00
|
|
|
if (is_exec) { /* XXX has_hypervisor */
|
|
|
|
if (env->lsu & (IMMU_E)) {
|
|
|
|
cpu_raise_exception_ra(env, TT_CODE_ACCESS, GETPC());
|
|
|
|
} else if (cpu_has_hypervisor(env) && !(env->hpstate & HS_PRIV)) {
|
|
|
|
cpu_raise_exception_ra(env, TT_INSN_REAL_TRANSLATION_MISS, GETPC());
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
if (env->lsu & (DMMU_E)) {
|
|
|
|
cpu_raise_exception_ra(env, TT_DATA_ACCESS, GETPC());
|
|
|
|
} else if (cpu_has_hypervisor(env) && !(env->hpstate & HS_PRIV)) {
|
|
|
|
cpu_raise_exception_ra(env, TT_DATA_REAL_TRANSLATION_MISS, GETPC());
|
|
|
|
}
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2018-02-25 08:52:50 +00:00
|
|
|
void QEMU_NORETURN sparc_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
|
|
|
|
MMUAccessType access_type,
|
|
|
|
int mmu_idx,
|
|
|
|
uintptr_t retaddr)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
SPARCCPU *cpu = SPARC_CPU(cs->uc, cs);
|
|
|
|
CPUSPARCState *env = &cpu->env;
|
|
|
|
|
|
|
|
#ifdef DEBUG_UNALIGNED
|
|
|
|
printf("Unaligned access to 0x" TARGET_FMT_lx " from 0x" TARGET_FMT_lx
|
|
|
|
"\n", addr, env->pc);
|
|
|
|
#endif
|
2018-02-28 17:05:48 +00:00
|
|
|
cpu_raise_exception_ra(env, TT_UNALIGNED, retaddr);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* try to fill the TLB and return an exception if error. If retaddr is
|
|
|
|
NULL, it means that the function was called in C code (i.e. not
|
|
|
|
from generated code or from helper.c) */
|
|
|
|
/* XXX: fix it to restore all registers */
|
2018-02-25 08:52:50 +00:00
|
|
|
void tlb_fill(CPUState *cs, target_ulong addr, MMUAccessType access_type,
|
|
|
|
int mmu_idx, uintptr_t retaddr)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2018-02-25 08:52:50 +00:00
|
|
|
ret = sparc_cpu_handle_mmu_fault(cs, addr, access_type, mmu_idx);
|
2015-08-21 07:04:50 +00:00
|
|
|
if (ret) {
|
2018-02-28 17:05:48 +00:00
|
|
|
cpu_loop_exit_restore(cs, retaddr);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|