2015-08-21 07:04:50 +00:00
|
|
|
/*
|
|
|
|
* Tiny Code Generator for QEMU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2018-02-08 20:19:28 +00:00
|
|
|
|
2018-11-11 13:51:38 +00:00
|
|
|
#ifndef TCG_TCG_OP_H
|
|
|
|
#define TCG_TCG_OP_H
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
#include "tcg.h"
|
|
|
|
#include "exec/helper-proto.h"
|
|
|
|
#include "exec/helper-gen.h"
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
/* Basic output routines. Not for general consumption. */
|
|
|
|
void tcg_gen_op1(TCGContext *, TCGOpcode, TCGArg);
|
|
|
|
void tcg_gen_op2(TCGContext *, TCGOpcode, TCGArg, TCGArg);
|
|
|
|
void tcg_gen_op3(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg);
|
|
|
|
void tcg_gen_op4(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg, TCGArg);
|
|
|
|
void tcg_gen_op5(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg,
|
|
|
|
TCGArg, TCGArg);
|
|
|
|
void tcg_gen_op6(TCGContext *, TCGOpcode, TCGArg, TCGArg, TCGArg,
|
|
|
|
TCGArg, TCGArg, TCGArg);
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-03-06 16:49:50 +00:00
|
|
|
void vec_gen_2(TCGContext *, TCGOpcode, TCGType, unsigned, TCGArg, TCGArg);
|
|
|
|
void vec_gen_3(TCGContext *, TCGOpcode, TCGType, unsigned, TCGArg, TCGArg, TCGArg);
|
|
|
|
void vec_gen_4(TCGContext *, TCGOpcode, TCGType, unsigned, TCGArg, TCGArg, TCGArg, TCGArg);
|
|
|
|
|
2016-01-23 02:28:17 +00:00
|
|
|
static inline void gen_uc_tracecode(TCGContext *tcg_ctx, int32_t size, int32_t type, void *uc, uint64_t pc)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
TCGv_i32 tsize = tcg_const_i32(tcg_ctx, size);
|
2016-01-23 02:28:17 +00:00
|
|
|
TCGv_i32 ttype = tcg_const_i32(tcg_ctx, type);
|
2015-08-21 07:04:50 +00:00
|
|
|
TCGv_ptr tuc = tcg_const_ptr(tcg_ctx, uc);
|
|
|
|
TCGv_i64 tpc = tcg_const_i64(tcg_ctx, pc);
|
2016-01-23 02:28:17 +00:00
|
|
|
gen_helper_uc_tracecode(tcg_ctx, tsize, ttype, tuc, tpc);
|
2019-04-18 09:35:59 +00:00
|
|
|
tcg_temp_free_i64(tcg_ctx, tpc);
|
|
|
|
tcg_temp_free_ptr(tcg_ctx, tuc);
|
|
|
|
tcg_temp_free_i32(tcg_ctx, ttype);
|
|
|
|
tcg_temp_free_i32(tcg_ctx, tsize);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op1_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op1(s, opc, tcgv_i32_arg(s, a1));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op1_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op1(s, opc, tcgv_i64_arg(s, a1));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op1i(TCGContext *s, TCGOpcode opc, TCGArg a1)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op1(s, opc, a1);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op2_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op2(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op2_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op2(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op2i_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGArg a2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op2(s, opc, tcgv_i32_arg(s, a1), a2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op2i_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGArg a2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op2(s, opc, tcgv_i64_arg(s, a1), a2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op2ii(TCGContext *s, TCGOpcode opc, TCGArg a1, TCGArg a2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op2(s, opc, a1, a2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op3_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op3(s, opc, tcgv_i32_arg(s, a1),
|
|
|
|
tcgv_i32_arg(s, a2), tcgv_i32_arg(s, a3));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op3_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op3(s, opc, tcgv_i64_arg(s, a1),
|
|
|
|
tcgv_i64_arg(s, a2), tcgv_i64_arg(s, a3));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op3i_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1,
|
|
|
|
TCGv_i32 a2, TCGArg a3)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op3(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2), a3);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op3i_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1,
|
|
|
|
TCGv_i64 a2, TCGArg a3)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op3(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2), a3);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ldst_op_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 val,
|
|
|
|
TCGv_ptr base, TCGArg offset)
|
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op3(s, opc, tcgv_i32_arg(s, val), tcgv_ptr_arg(s, base), offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ldst_op_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 val,
|
|
|
|
TCGv_ptr base, TCGArg offset)
|
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op3(s, opc, tcgv_i64_arg(s, val), tcgv_ptr_arg(s, base), offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op4_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3, TCGv_i32 a4)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op4(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), tcgv_i32_arg(s, a4));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op4_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3, TCGv_i64 a4)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op4(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), tcgv_i64_arg(s, a4));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op4i_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3, TCGArg a4)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op4(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), a4);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op4i_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3, TCGArg a4)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op4(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), a4);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op4ii_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGArg a3, TCGArg a4)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op4(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2), a3, a4);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op4ii_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGArg a3, TCGArg a4)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op4(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2), a3, a4);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op5_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3, TCGv_i32 a4, TCGv_i32 a5)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op5(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), tcgv_i32_arg(s, a4), tcgv_i32_arg(s, a5));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op5_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3, TCGv_i64 a4, TCGv_i64 a5)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op5(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), tcgv_i64_arg(s, a4), tcgv_i64_arg(s, a5));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op5i_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3, TCGv_i32 a4, TCGArg a5)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op5(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), tcgv_i32_arg(s, a4), a5);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op5i_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3, TCGv_i64 a4, TCGArg a5)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op5(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), tcgv_i64_arg(s, a4), a5);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op5ii_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1,
|
|
|
|
TCGv_i32 a2, TCGv_i32 a3,
|
|
|
|
TCGArg a4, TCGArg a5)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op5(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), a4, a5);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op5ii_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1,
|
|
|
|
TCGv_i64 a2, TCGv_i64 a3,
|
|
|
|
TCGArg a4, TCGArg a5)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op5(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), a4, a5);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op6_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3, TCGv_i32 a4, TCGv_i32 a5,
|
|
|
|
TCGv_i32 a6)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op6(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), tcgv_i32_arg(s, a4), tcgv_i32_arg(s, a5),
|
|
|
|
tcgv_i32_arg(s, a6));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op6_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3, TCGv_i64 a4, TCGv_i64 a5,
|
|
|
|
TCGv_i64 a6)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op6(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), tcgv_i64_arg(s, a4), tcgv_i64_arg(s, a5),
|
|
|
|
tcgv_i64_arg(s, a6));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op6i_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1, TCGv_i32 a2,
|
|
|
|
TCGv_i32 a3, TCGv_i32 a4,
|
|
|
|
TCGv_i32 a5, TCGArg a6)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op6(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), tcgv_i32_arg(s, a4), tcgv_i32_arg(s, a5), a6);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op6i_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1, TCGv_i64 a2,
|
|
|
|
TCGv_i64 a3, TCGv_i64 a4,
|
|
|
|
TCGv_i64 a5, TCGArg a6)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op6(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), tcgv_i64_arg(s, a4), tcgv_i64_arg(s, a5), a6);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op6ii_i32(TCGContext *s, TCGOpcode opc, TCGv_i32 a1,
|
|
|
|
TCGv_i32 a2, TCGv_i32 a3,
|
|
|
|
TCGv_i32 a4, TCGArg a5, TCGArg a6)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op6(s, opc, tcgv_i32_arg(s, a1), tcgv_i32_arg(s, a2),
|
|
|
|
tcgv_i32_arg(s, a3), tcgv_i32_arg(s, a4), a5, a6);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_op6ii_i64(TCGContext *s, TCGOpcode opc, TCGv_i64 a1,
|
|
|
|
TCGv_i64 a2, TCGv_i64 a3,
|
|
|
|
TCGv_i64 a4, TCGArg a5, TCGArg a6)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:55:39 +00:00
|
|
|
tcg_gen_op6(s, opc, tcgv_i64_arg(s, a1), tcgv_i64_arg(s, a2),
|
|
|
|
tcgv_i64_arg(s, a3), tcgv_i64_arg(s, a4), a5, a6);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2019-04-26 13:06:21 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
/* Generic ops. */
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-09 19:10:32 +00:00
|
|
|
static inline void gen_set_label(TCGContext *s, TCGLabel *l)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2019-02-12 16:34:58 +00:00
|
|
|
l->present = 1;
|
2018-02-09 19:10:32 +00:00
|
|
|
tcg_gen_op1(s, INDEX_op_set_label, label_arg(s, l));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-09 19:10:32 +00:00
|
|
|
static inline void tcg_gen_br(TCGContext *s, TCGLabel *l)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2019-01-05 11:39:04 +00:00
|
|
|
l->refs++;
|
2018-02-09 19:10:32 +00:00
|
|
|
tcg_gen_op1(s, INDEX_op_br, label_arg(s, l));
|
2018-02-08 20:19:28 +00:00
|
|
|
}
|
|
|
|
|
2018-02-26 07:59:13 +00:00
|
|
|
void tcg_gen_mb(TCGContext *, TCGBar);
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
/* Helper calls. */
|
|
|
|
|
|
|
|
/* 32 bit ops */
|
|
|
|
|
|
|
|
void tcg_gen_addi_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
|
|
|
void tcg_gen_subfi_i32(TCGContext *s, TCGv_i32 ret, int32_t arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_subi_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
2018-03-06 17:16:47 +00:00
|
|
|
void tcg_gen_andi_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_ori_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
|
|
|
void tcg_gen_xori_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
2018-03-06 17:16:47 +00:00
|
|
|
void tcg_gen_shli_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
|
|
|
void tcg_gen_shri_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
|
|
|
void tcg_gen_sari_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_muli_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
|
|
|
void tcg_gen_div_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_rem_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_divu_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_remu_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_andc_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_eqv_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_nand_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_nor_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_orc_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
2018-03-01 20:53:35 +00:00
|
|
|
void tcg_gen_clz_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_ctz_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_clzi_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
|
|
|
|
void tcg_gen_ctzi_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, uint32_t arg2);
|
2018-03-01 23:12:18 +00:00
|
|
|
void tcg_gen_clrsb_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
2018-03-01 23:21:05 +00:00
|
|
|
void tcg_gen_ctpop_i32(TCGContext *s, TCGv_i32 a1, TCGv_i32 a2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_rotl_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
2020-05-07 14:39:16 +00:00
|
|
|
void tcg_gen_rotli_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_rotr_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2);
|
2020-05-07 14:39:16 +00:00
|
|
|
void tcg_gen_rotri_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_deposit_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2,
|
|
|
|
unsigned int ofs, unsigned int len);
|
2018-03-01 18:28:18 +00:00
|
|
|
void tcg_gen_deposit_z_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg,
|
|
|
|
unsigned int ofs, unsigned int len);
|
2018-03-01 18:13:49 +00:00
|
|
|
void tcg_gen_extract_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg,
|
|
|
|
unsigned int ofs, unsigned int len);
|
|
|
|
void tcg_gen_sextract_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg,
|
|
|
|
unsigned int ofs, unsigned int len);
|
2019-04-30 13:20:02 +00:00
|
|
|
void tcg_gen_extract2_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 al, TCGv_i32 ah,
|
|
|
|
unsigned int ofs);
|
2018-02-09 19:10:32 +00:00
|
|
|
void tcg_gen_brcond_i32(TCGContext *s, TCGCond cond, TCGv_i32 arg1, TCGv_i32 arg2, TCGLabel *l);
|
|
|
|
void tcg_gen_brcondi_i32(TCGContext *s, TCGCond cond, TCGv_i32 arg1, int32_t arg2, TCGLabel *l);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_setcond_i32(TCGContext *s, TCGCond cond, TCGv_i32 ret,
|
|
|
|
TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_setcondi_i32(TCGContext *s, TCGCond cond, TCGv_i32 ret,
|
|
|
|
TCGv_i32 arg1, int32_t arg2);
|
|
|
|
void tcg_gen_movcond_i32(TCGContext *s, TCGCond cond, TCGv_i32 ret, TCGv_i32 c1,
|
|
|
|
TCGv_i32 c2, TCGv_i32 v1, TCGv_i32 v2);
|
|
|
|
void tcg_gen_add2_i32(TCGContext *s, TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
|
|
|
|
TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
|
|
|
|
void tcg_gen_sub2_i32(TCGContext *s, TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 al,
|
|
|
|
TCGv_i32 ah, TCGv_i32 bl, TCGv_i32 bh);
|
|
|
|
void tcg_gen_mulu2_i32(TCGContext *s, TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_muls2_i32(TCGContext *s, TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
|
2018-03-01 13:37:11 +00:00
|
|
|
void tcg_gen_mulsu2_i32(TCGContext *s, TCGv_i32 rl, TCGv_i32 rh, TCGv_i32 arg1, TCGv_i32 arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_ext8s_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_ext16s_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_ext8u_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_ext16u_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_bswap16_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_bswap32_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg);
|
2018-05-14 11:29:35 +00:00
|
|
|
void tcg_gen_smin_i32(TCGContext *s, TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_smax_i32(TCGContext *s, TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_umin_i32(TCGContext *s, TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
|
|
|
|
void tcg_gen_umax_i32(TCGContext *s, TCGv_i32, TCGv_i32 arg1, TCGv_i32 arg2);
|
2019-05-16 20:24:21 +00:00
|
|
|
void tcg_gen_abs_i32(TCGContext *s, TCGv_i32, TCGv_i32);
|
2018-02-08 20:19:28 +00:00
|
|
|
|
|
|
|
static inline void tcg_gen_discard_i32(TCGContext *s, TCGv_i32 arg)
|
|
|
|
{
|
|
|
|
tcg_gen_op1_i32(s, INDEX_op_discard, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_mov_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg)
|
|
|
|
{
|
2018-03-05 14:15:59 +00:00
|
|
|
if (ret != arg) {
|
2015-08-21 07:04:50 +00:00
|
|
|
tcg_gen_op2_i32(s, INDEX_op_mov_i32, ret, arg);
|
2018-02-08 20:19:28 +00:00
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_movi_i32(TCGContext *s, TCGv_i32 ret, int32_t arg)
|
|
|
|
{
|
|
|
|
tcg_gen_op2i_i32(s, INDEX_op_movi_i32, ret, arg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld8u_i32(TCGContext *s, TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_ld8u_i32, ret, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld8s_i32(TCGContext *s, TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_ld8s_i32, ret, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld16u_i32(TCGContext *s, TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_ld16u_i32, ret, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld16s_i32(TCGContext *s, TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_ld16s_i32, ret, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld_i32(TCGContext *s, TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_ld_i32, ret, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st8_i32(TCGContext *s, TCGv_i32 arg1, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_st8_i32, arg1, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st16_i32(TCGContext *s, TCGv_i32 arg1, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_st16_i32, arg1, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st_i32(TCGContext *s, TCGv_i32 arg1, TCGv_ptr arg2, tcg_target_long offset)
|
|
|
|
{
|
|
|
|
tcg_gen_ldst_op_i32(s, INDEX_op_st_i32, arg1, arg2, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_add_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3_i32(s, INDEX_op_add_i32, ret, arg1, arg2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_sub_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3_i32(s, INDEX_op_sub_i32, ret, arg1, arg2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_and_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i32(s, INDEX_op_and_i32, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_or_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i32(s, INDEX_op_or_i32, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_xor_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i32(s, INDEX_op_xor_i32, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_shl_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3_i32(s, INDEX_op_shl_i32, ret, arg1, arg2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_shr_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3_i32(s, INDEX_op_shr_i32, ret, arg1, arg2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_sar_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3_i32(s, INDEX_op_sar_i32, ret, arg1, arg2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_mul_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3_i32(s, INDEX_op_mul_i32, ret, arg1, arg2);
|
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_neg_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
if (TCG_TARGET_HAS_neg_i32) {
|
|
|
|
tcg_gen_op2_i32(s, INDEX_op_neg_i32, ret, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
} else {
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_subfi_i32(s, ret, 0, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_not_i32(TCGContext *s, TCGv_i32 ret, TCGv_i32 arg)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
if (TCG_TARGET_HAS_not_i32) {
|
|
|
|
tcg_gen_op2_i32(s, INDEX_op_not_i32, ret, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
} else {
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_xori_i32(s, ret, arg, -1);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
/* 64 bit ops */
|
|
|
|
|
|
|
|
void tcg_gen_addi_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
|
|
|
void tcg_gen_subfi_i64(TCGContext *s, TCGv_i64 ret, int64_t arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_subi_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
2018-03-06 17:16:47 +00:00
|
|
|
void tcg_gen_andi_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_ori_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
|
|
|
void tcg_gen_xori_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
2018-03-06 17:16:47 +00:00
|
|
|
void tcg_gen_shli_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
|
|
|
void tcg_gen_shri_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
|
|
|
void tcg_gen_sari_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_muli_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
|
|
|
void tcg_gen_div_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_rem_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_divu_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_remu_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_andc_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_eqv_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_nand_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_nor_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_orc_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
2018-03-01 20:53:35 +00:00
|
|
|
void tcg_gen_clz_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_ctz_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_clzi_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
|
|
|
|
void tcg_gen_ctzi_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, uint64_t arg2);
|
2018-03-01 23:12:18 +00:00
|
|
|
void tcg_gen_clrsb_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
2018-03-01 23:21:05 +00:00
|
|
|
void tcg_gen_ctpop_i64(TCGContext *s, TCGv_i64 a1, TCGv_i64 a2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_rotl_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
2020-05-07 14:39:16 +00:00
|
|
|
void tcg_gen_rotli_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_rotr_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
2020-05-07 14:39:16 +00:00
|
|
|
void tcg_gen_rotri_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_deposit_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2,
|
|
|
|
unsigned int ofs, unsigned int len);
|
2018-03-01 18:28:18 +00:00
|
|
|
void tcg_gen_deposit_z_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg,
|
|
|
|
unsigned int ofs, unsigned int len);
|
2018-03-01 18:13:49 +00:00
|
|
|
void tcg_gen_extract_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg,
|
|
|
|
unsigned int ofs, unsigned int len);
|
|
|
|
void tcg_gen_sextract_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg,
|
|
|
|
unsigned int ofs, unsigned int len);
|
2019-04-30 13:20:02 +00:00
|
|
|
void tcg_gen_extract2_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 al, TCGv_i64 ah,
|
|
|
|
unsigned int ofs);
|
2018-02-09 19:10:32 +00:00
|
|
|
void tcg_gen_brcond_i64(TCGContext *s, TCGCond cond, TCGv_i64 arg1, TCGv_i64 arg2, TCGLabel *l);
|
|
|
|
void tcg_gen_brcondi_i64(TCGContext *s, TCGCond cond, TCGv_i64 arg1, int64_t arg2, TCGLabel *l);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_setcond_i64(TCGContext *s, TCGCond cond, TCGv_i64 ret,
|
|
|
|
TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_setcondi_i64(TCGContext *s, TCGCond cond, TCGv_i64 ret,
|
|
|
|
TCGv_i64 arg1, int64_t arg2);
|
|
|
|
void tcg_gen_movcond_i64(TCGContext *s, TCGCond cond, TCGv_i64 ret, TCGv_i64 c1,
|
|
|
|
TCGv_i64 c2, TCGv_i64 v1, TCGv_i64 v2);
|
|
|
|
void tcg_gen_add2_i64(TCGContext *s, TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
|
|
|
|
TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
|
|
|
|
void tcg_gen_sub2_i64(TCGContext *s, TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 al,
|
|
|
|
TCGv_i64 ah, TCGv_i64 bl, TCGv_i64 bh);
|
|
|
|
void tcg_gen_mulu2_i64(TCGContext *s, TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_muls2_i64(TCGContext *s, TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
|
2018-03-01 13:37:11 +00:00
|
|
|
void tcg_gen_mulsu2_i64(TCGContext *s, TCGv_i64 rl, TCGv_i64 rh, TCGv_i64 arg1, TCGv_i64 arg2);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_not_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_ext8s_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_ext16s_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_ext32s_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_ext8u_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_ext16u_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_ext32u_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_bswap16_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_bswap32_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_bswap64_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
2018-05-14 11:29:35 +00:00
|
|
|
void tcg_gen_smin_i64(TCGContext *s, TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_smax_i64(TCGContext *s, TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_umin_i64(TCGContext *s, TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_umax_i64(TCGContext *s, TCGv_i64, TCGv_i64 arg1, TCGv_i64 arg2);
|
2019-05-16 20:24:21 +00:00
|
|
|
void tcg_gen_abs_i64(TCGContext *s, TCGv_i64, TCGv_i64);
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
#if TCG_TARGET_REG_BITS == 64
|
|
|
|
static inline void tcg_gen_discard_i64(TCGContext *s, TCGv_i64 arg)
|
|
|
|
{
|
|
|
|
tcg_gen_op1_i64(s, INDEX_op_discard, arg);
|
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
|
|
|
|
static inline void tcg_gen_mov_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg)
|
|
|
|
{
|
2018-03-05 14:15:59 +00:00
|
|
|
if (ret != arg) {
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op2_i64(s, INDEX_op_mov_i64, ret, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_movi_i64(TCGContext *s, TCGv_i64 ret, int64_t arg)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op2i_i64(s, INDEX_op_movi_i64, ret, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld8u_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld8u_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld8s_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld8s_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld16u_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld16u_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld16s_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld16s_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld32u_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld32u_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld32s_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld32s_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_ld_i64, ret, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st8_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_st8_i64, arg1, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st16_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_st16_i64, arg1, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st32_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_st32_i64, arg1, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_st_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_ldst_op_i64(s, INDEX_op_st_i64, arg1, arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_add_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_add_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_sub_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_sub_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_and_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_and_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_or_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_or_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_xor_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_xor_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_shl_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_shl_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_shr_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_shr_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_sar_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_sar_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_mul_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_op3_i64(s, INDEX_op_mul_i64, ret, arg1, arg2);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-02-08 20:19:28 +00:00
|
|
|
#else /* TCG_TARGET_REG_BITS == 32 */
|
|
|
|
static inline void tcg_gen_st8_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:01:21 +00:00
|
|
|
tcg_gen_st8_i32(s, TCGV_LOW(s, arg1), arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_st16_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:01:21 +00:00
|
|
|
tcg_gen_st16_i32(s, TCGV_LOW(s, arg1), arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_st32_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2,
|
|
|
|
tcg_target_long offset)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:01:21 +00:00
|
|
|
tcg_gen_st_i32(s, TCGV_LOW(s, arg1), arg2, offset);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_add_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:01:21 +00:00
|
|
|
tcg_gen_add2_i32(s, TCGV_LOW(s, ret), TCGV_HIGH(s, ret), TCGV_LOW(s, arg1),
|
|
|
|
TCGV_HIGH(s, arg1), TCGV_LOW(s, arg2), TCGV_HIGH(s, arg2));
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_sub_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-03-05 14:01:21 +00:00
|
|
|
tcg_gen_sub2_i32(s, TCGV_LOW(s, ret), TCGV_HIGH(s, ret), TCGV_LOW(s, arg1),
|
|
|
|
TCGV_HIGH(s, arg1), TCGV_LOW(s, arg2), TCGV_HIGH(s, arg2));
|
2018-02-08 20:19:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void tcg_gen_discard_i64(TCGContext *s, TCGv_i64 arg);
|
|
|
|
void tcg_gen_mov_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_movi_i64(TCGContext *s, TCGv_i64 ret, int64_t arg);
|
|
|
|
void tcg_gen_ld8u_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_ld8s_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_ld16u_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_ld16s_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_ld32u_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_ld32s_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_ld_i64(TCGContext *s, TCGv_i64 ret, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_st_i64(TCGContext *s, TCGv_i64 arg1, TCGv_ptr arg2, tcg_target_long offset);
|
|
|
|
void tcg_gen_and_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_or_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_xor_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_shl_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_shr_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_sar_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
void tcg_gen_mul_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2);
|
|
|
|
#endif /* TCG_TARGET_REG_BITS */
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_neg_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 arg)
|
|
|
|
{
|
|
|
|
if (TCG_TARGET_HAS_neg_i64) {
|
|
|
|
tcg_gen_op2_i64(s, INDEX_op_neg_i64, ret, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
} else {
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_subfi_i64(s, ret, 0, arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
2018-02-08 20:19:28 +00:00
|
|
|
}
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
/* Size changing operations. */
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_extu_i32_i64(TCGContext *s, TCGv_i64 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_ext_i32_i64(TCGContext *s, TCGv_i64 ret, TCGv_i32 arg);
|
|
|
|
void tcg_gen_concat_i32_i64(TCGContext *s, TCGv_i64 dest, TCGv_i32 low, TCGv_i32 high);
|
2018-02-11 03:57:27 +00:00
|
|
|
void tcg_gen_extrl_i64_i32(TCGContext *s, TCGv_i32 ret, TCGv_i64 arg);
|
|
|
|
void tcg_gen_extrh_i64_i32(TCGContext *s, TCGv_i32 ret, TCGv_i64 arg);
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_extr_i64_i32(TCGContext *s, TCGv_i32 lo, TCGv_i32 hi, TCGv_i64 arg);
|
|
|
|
void tcg_gen_extr32_i64(TCGContext *s, TCGv_i64 lo, TCGv_i64 hi, TCGv_i64 arg);
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_concat32_i64(TCGContext *s, TCGv_i64 ret, TCGv_i64 lo, TCGv_i64 hi)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_deposit_i64(s, ret, lo, hi, 32, 32);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
/* QEMU specific operations. */
|
|
|
|
|
|
|
|
#ifndef TARGET_LONG_BITS
|
|
|
|
#error must include QEMU headers
|
|
|
|
#endif
|
|
|
|
|
2018-02-11 18:03:29 +00:00
|
|
|
#if TARGET_INSN_START_WORDS == 1
|
|
|
|
# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
|
|
|
|
static inline void tcg_gen_insn_start(TCGContext *tcg_ctx, target_ulong pc)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-11 18:03:29 +00:00
|
|
|
tcg_gen_op1(tcg_ctx, INDEX_op_insn_start, pc);
|
|
|
|
}
|
|
|
|
# else
|
|
|
|
static inline void tcg_gen_insn_start(TCGContext *tcg_ctx, target_ulong pc)
|
|
|
|
{
|
2019-04-26 13:06:21 +00:00
|
|
|
tcg_gen_op2(tcg_ctx, INDEX_op_insn_start, (uint32_t)pc, (uint32_t)(pc >> 32));
|
2018-02-11 18:03:29 +00:00
|
|
|
}
|
|
|
|
# endif
|
|
|
|
#elif TARGET_INSN_START_WORDS == 2
|
|
|
|
# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
|
|
|
|
static inline void tcg_gen_insn_start(TCGContext *tcg_ctx, target_ulong pc, target_ulong a1)
|
|
|
|
{
|
|
|
|
tcg_gen_op2(tcg_ctx, INDEX_op_insn_start, pc, a1);
|
|
|
|
}
|
|
|
|
# else
|
|
|
|
static inline void tcg_gen_insn_start(TCGContext *tcg_ctx, target_ulong pc, target_ulong a1)
|
|
|
|
{
|
|
|
|
tcg_gen_op4(tcg_ctx, INDEX_op_insn_start,
|
|
|
|
(uint32_t)pc, (uint32_t)(pc >> 32),
|
|
|
|
(uint32_t)a1, (uint32_t)(a1 >> 32));
|
|
|
|
}
|
|
|
|
# endif
|
|
|
|
#elif TARGET_INSN_START_WORDS == 3
|
|
|
|
# if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
|
|
|
|
static inline void tcg_gen_insn_start(TCGContext *tcg_ctx, target_ulong pc, target_ulong a1,
|
|
|
|
target_ulong a2)
|
|
|
|
{
|
|
|
|
tcg_gen_op3(tcg_ctx, INDEX_op_insn_start, pc, a1, a2);
|
|
|
|
}
|
|
|
|
# else
|
2018-02-16 05:34:25 +00:00
|
|
|
static inline void tcg_gen_insn_start(TCGContext *tcg_ctx, target_ulong pc, target_ulong a1,
|
2018-02-11 18:03:29 +00:00
|
|
|
target_ulong a2)
|
|
|
|
{
|
|
|
|
tcg_gen_op6(tcg_ctx, INDEX_op_insn_start,
|
|
|
|
(uint32_t)pc, (uint32_t)(pc >> 32),
|
|
|
|
(uint32_t)a1, (uint32_t)(a1 >> 32),
|
|
|
|
(uint32_t)a2, (uint32_t)(a2 >> 32));
|
|
|
|
}
|
|
|
|
# endif
|
2018-02-08 20:19:28 +00:00
|
|
|
#else
|
2018-02-11 18:03:29 +00:00
|
|
|
# error "Unhandled number of operands to insn_start"
|
2018-02-08 20:19:28 +00:00
|
|
|
#endif
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-06-07 15:56:25 +00:00
|
|
|
/**
|
|
|
|
* tcg_gen_exit_tb() - output exit_tb TCG operation
|
|
|
|
* @tb: The TranslationBlock from which we are exiting
|
|
|
|
* @idx: Direct jump slot index, or exit request
|
|
|
|
*
|
|
|
|
* See tcg/README for more info about this TCG operation.
|
|
|
|
* See also tcg.h and the block comment above TB_EXIT_MASK.
|
|
|
|
*
|
|
|
|
* For a normal exit from the TB, back to the main loop, @tb should
|
|
|
|
* be NULL and @idx should be 0. Otherwise, @tb should be valid and
|
|
|
|
* @idx should be one of the TB_EXIT_ values.
|
|
|
|
*/
|
|
|
|
void tcg_gen_exit_tb(TCGContext *s, TranslationBlock *tb, unsigned idx);
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2018-02-24 03:25:51 +00:00
|
|
|
/**
|
|
|
|
* tcg_gen_goto_tb() - output goto_tb TCG operation
|
|
|
|
* @idx: Direct jump slot index (0 or 1)
|
|
|
|
*
|
|
|
|
* See tcg/README for more info about this TCG operation.
|
|
|
|
*
|
2018-02-24 04:12:07 +00:00
|
|
|
* NOTE: In softmmu emulation, direct jumps with goto_tb are only safe within
|
|
|
|
* the pages this TB resides in because we don't take care of direct jumps when
|
|
|
|
* address mapping changes, e.g. in tlb_flush(). In user mode, there's only a
|
|
|
|
* static address translation, so the destination address is always valid, TBs
|
|
|
|
* are always invalidated properly, and direct jumps are reset when mapping
|
|
|
|
* changes.
|
2018-02-24 03:25:51 +00:00
|
|
|
*/
|
2018-02-08 20:19:28 +00:00
|
|
|
void tcg_gen_goto_tb(TCGContext *s, unsigned idx);
|
|
|
|
|
2018-03-03 01:56:29 +00:00
|
|
|
/**
|
2019-04-26 13:06:21 +00:00
|
|
|
* tcg_gen_lookup_and_goto_ptr() - look up the current TB, jump to it if valid
|
2018-03-03 01:56:29 +00:00
|
|
|
* @addr: Guest address of the target TB
|
|
|
|
*
|
|
|
|
* If the TB is not valid, jump to the epilogue.
|
|
|
|
*
|
|
|
|
* This operation is optional. If the TCG backend does not implement goto_ptr,
|
|
|
|
* this op is equivalent to calling tcg_gen_exit_tb() with 0 as the argument.
|
|
|
|
*/
|
2018-03-05 07:13:06 +00:00
|
|
|
void tcg_gen_lookup_and_goto_ptr(TCGContext *s);
|
2018-03-03 01:56:29 +00:00
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
#if TARGET_LONG_BITS == 32
|
|
|
|
#define tcg_temp_new(s) tcg_temp_new_i32(s)
|
|
|
|
#define tcg_global_reg_new tcg_global_reg_new_i32
|
|
|
|
#define tcg_global_mem_new tcg_global_mem_new_i32
|
|
|
|
#define tcg_temp_local_new(s) tcg_temp_local_new_i32(s)
|
|
|
|
#define tcg_temp_free tcg_temp_free_i32
|
|
|
|
#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i32
|
|
|
|
#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#else
|
2018-02-08 20:19:28 +00:00
|
|
|
#define tcg_temp_new(s) tcg_temp_new_i64(s)
|
|
|
|
#define tcg_global_reg_new tcg_global_reg_new_i64
|
|
|
|
#define tcg_global_mem_new tcg_global_mem_new_i64
|
|
|
|
#define tcg_temp_local_new(s) tcg_temp_local_new_i64(s)
|
|
|
|
#define tcg_temp_free tcg_temp_free_i64
|
|
|
|
#define tcg_gen_qemu_ld_tl tcg_gen_qemu_ld_i64
|
|
|
|
#define tcg_gen_qemu_st_tl tcg_gen_qemu_st_i64
|
|
|
|
#endif
|
2015-08-21 07:04:50 +00:00
|
|
|
|
2019-11-19 05:10:55 +00:00
|
|
|
void tcg_gen_qemu_ld_i32(struct uc_struct *uc, TCGv_i32, TCGv, TCGArg, MemOp);
|
|
|
|
void tcg_gen_qemu_st_i32(struct uc_struct *uc, TCGv_i32, TCGv, TCGArg, MemOp);
|
|
|
|
void tcg_gen_qemu_ld_i64(struct uc_struct *uc, TCGv_i64, TCGv, TCGArg, MemOp);
|
|
|
|
void tcg_gen_qemu_st_i64(struct uc_struct *uc, TCGv_i64, TCGv, TCGArg, MemOp);
|
2018-02-08 20:19:28 +00:00
|
|
|
|
|
|
|
static inline void tcg_gen_qemu_ld8u(struct uc_struct *uc, TCGv ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_tl(uc, ret, addr, mem_index, MO_UB);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_ld8s(struct uc_struct *uc, TCGv ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_tl(uc, ret, addr, mem_index, MO_SB);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_ld16u(struct uc_struct *uc, TCGv ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_tl(uc, ret, addr, mem_index, MO_TEUW);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_ld16s(struct uc_struct *uc, TCGv ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_tl(uc, ret, addr, mem_index, MO_TESW);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_ld32u(struct uc_struct *uc, TCGv ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_tl(uc, ret, addr, mem_index, MO_TEUL);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_ld32s(struct uc_struct *uc, TCGv ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_tl(uc, ret, addr, mem_index, MO_TESL);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_ld64(struct uc_struct *uc, TCGv_i64 ret, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
2018-02-08 20:19:28 +00:00
|
|
|
tcg_gen_qemu_ld_i64(uc, ret, addr, mem_index, MO_TEQ);
|
2015-08-21 07:04:50 +00:00
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
static inline void tcg_gen_qemu_st8(struct uc_struct *uc, TCGv arg, TCGv addr, int mem_index)
|
2015-08-21 07:04:50 +00:00
|
|
|
{
|
|
|
|
tcg_gen_qemu_st_tl(uc, arg, addr, mem_index, MO_UB);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_qemu_st16(struct uc_struct *uc, TCGv arg, TCGv addr, int mem_index)
|
|
|
|
{
|
|
|
|
tcg_gen_qemu_st_tl(uc, arg, addr, mem_index, MO_TEUW);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_qemu_st32(struct uc_struct *uc, TCGv arg, TCGv addr, int mem_index)
|
|
|
|
{
|
|
|
|
tcg_gen_qemu_st_tl(uc, arg, addr, mem_index, MO_TEUL);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_qemu_st64(struct uc_struct *uc, TCGv_i64 arg, TCGv addr, int mem_index)
|
|
|
|
{
|
|
|
|
tcg_gen_qemu_st_i64(uc, arg, addr, mem_index, MO_TEQ);
|
|
|
|
}
|
|
|
|
|
2018-02-08 20:19:28 +00:00
|
|
|
void check_exit_request(TCGContext *tcg_ctx);
|
|
|
|
|
2018-02-27 17:47:33 +00:00
|
|
|
void tcg_gen_atomic_cmpxchg_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGv_i32,
|
2019-11-19 05:10:55 +00:00
|
|
|
TCGArg, MemOp);
|
2018-02-27 17:47:33 +00:00
|
|
|
void tcg_gen_atomic_cmpxchg_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGv_i64,
|
2019-11-19 05:10:55 +00:00
|
|
|
TCGArg, MemOp);
|
|
|
|
|
|
|
|
void tcg_gen_atomic_xchg_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_xchg_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
|
|
|
|
void tcg_gen_atomic_fetch_add_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_add_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_and_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_and_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_or_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_or_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_xor_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_xor_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_smin_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_smin_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_umin_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_umin_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_smax_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_smax_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_umax_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_fetch_umax_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
|
|
|
|
void tcg_gen_atomic_add_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_add_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_and_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_and_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_or_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_or_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_xor_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_xor_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_smin_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_smin_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_umin_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_umin_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_smax_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_smax_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_umax_fetch_i32(TCGContext *, TCGv_i32, TCGv, TCGv_i32, TCGArg, MemOp);
|
|
|
|
void tcg_gen_atomic_umax_fetch_i64(TCGContext *, TCGv_i64, TCGv, TCGv_i64, TCGArg, MemOp);
|
2018-02-27 17:47:33 +00:00
|
|
|
|
2018-03-06 16:49:50 +00:00
|
|
|
void tcg_gen_mov_vec(TCGContext *, TCGv_vec, TCGv_vec);
|
|
|
|
void tcg_gen_dup_i32_vec(TCGContext *, unsigned vece, TCGv_vec, TCGv_i32);
|
|
|
|
void tcg_gen_dup_i64_vec(TCGContext *, unsigned vece, TCGv_vec, TCGv_i64);
|
tcg: Add INDEX_op_dupm_vec
Allow the backend to expand dup from memory directly, instead of
forcing the value into a temp first. This is especially important
if integer/vector register moves do not exist.
Note that officially tcg_out_dupm_vec is allowed to fail.
If it did, we could fix this up relatively easily:
VECE == 32/64:
Load the value into a vector register, then dup.
Both of these must work.
VECE == 8/16:
If the value happens to be at an offset such that an aligned
load would place the desired value in the least significant
end of the register, go ahead and load w/garbage in high bits.
Load the value w/INDEX_op_ld{8,16}_i32.
Attempt a move directly to vector reg, which may fail.
Store the value into the backing store for OTS.
Load the value into the vector reg w/TCG_TYPE_I32, which must work.
Duplicate from the vector reg into itself, which must work.
All of which is well and good, except that all supported
hosts can support dupm for all vece, so all of the failure
paths would be dead code and untestable.
Backports commit 37ee55a081b7863ffab2151068dd1b2f11376914 from qemu
2019-05-16 19:37:57 +00:00
|
|
|
void tcg_gen_dup_mem_vec(TCGContext *, unsigned vece, TCGv_vec, TCGv_ptr, tcg_target_long);
|
2018-03-06 16:49:50 +00:00
|
|
|
void tcg_gen_dup8i_vec(TCGContext *, TCGv_vec, uint32_t);
|
|
|
|
void tcg_gen_dup16i_vec(TCGContext *, TCGv_vec, uint32_t);
|
|
|
|
void tcg_gen_dup32i_vec(TCGContext *, TCGv_vec, uint32_t);
|
|
|
|
void tcg_gen_dup64i_vec(TCGContext *, TCGv_vec, uint64_t);
|
2018-03-06 17:19:54 +00:00
|
|
|
void tcg_gen_dupi_vec(TCGContext *, unsigned vece, TCGv_vec, uint64_t);
|
2018-03-06 16:49:50 +00:00
|
|
|
void tcg_gen_add_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_sub_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
2018-03-06 19:36:48 +00:00
|
|
|
void tcg_gen_mul_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
2018-03-06 16:49:50 +00:00
|
|
|
void tcg_gen_and_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_or_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_xor_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_andc_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_orc_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
2019-01-29 20:56:03 +00:00
|
|
|
void tcg_gen_nand_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_nor_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_eqv_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
2018-03-06 16:49:50 +00:00
|
|
|
void tcg_gen_not_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a);
|
|
|
|
void tcg_gen_neg_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a);
|
2019-05-16 20:24:21 +00:00
|
|
|
void tcg_gen_abs_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a);
|
2019-01-29 21:23:24 +00:00
|
|
|
void tcg_gen_ssadd_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_usadd_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_sssub_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_ussub_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_smin_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_umin_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_smax_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
void tcg_gen_umax_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec b);
|
|
|
|
|
2018-03-06 16:49:50 +00:00
|
|
|
|
2018-03-06 18:45:25 +00:00
|
|
|
void tcg_gen_shli_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
|
|
|
|
void tcg_gen_shri_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
|
|
|
|
void tcg_gen_sari_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
|
2020-06-15 01:25:28 +00:00
|
|
|
void tcg_gen_rotli_vec(TCGContext *s, unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
|
|
|
|
void tcg_gen_rotri_vec(TCGContext *s, unsigned vece, TCGv_vec r, TCGv_vec a, int64_t i);
|
2018-03-06 18:45:25 +00:00
|
|
|
|
2019-05-16 20:16:48 +00:00
|
|
|
void tcg_gen_shls_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
|
|
|
|
void tcg_gen_shrs_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
|
|
|
|
void tcg_gen_sars_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_i32 s);
|
|
|
|
|
2019-05-16 19:47:43 +00:00
|
|
|
void tcg_gen_shlv_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
|
|
|
|
void tcg_gen_shrv_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
|
|
|
|
void tcg_gen_sarv_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a, TCGv_vec s);
|
|
|
|
|
2018-03-06 19:07:42 +00:00
|
|
|
void tcg_gen_cmp_vec(TCGContext *, TCGCond cond, unsigned vece, TCGv_vec r,
|
|
|
|
TCGv_vec a, TCGv_vec b);
|
2019-05-24 22:14:31 +00:00
|
|
|
|
|
|
|
void tcg_gen_bitsel_vec(TCGContext *, unsigned vece, TCGv_vec r, TCGv_vec a,
|
|
|
|
TCGv_vec b, TCGv_vec c);
|
2019-05-24 22:21:10 +00:00
|
|
|
void tcg_gen_cmpsel_vec(TCGContext *, TCGCond cond, unsigned vece, TCGv_vec r,
|
|
|
|
TCGv_vec a, TCGv_vec b, TCGv_vec c, TCGv_vec d);
|
2018-03-06 19:07:42 +00:00
|
|
|
|
2018-03-06 16:49:50 +00:00
|
|
|
void tcg_gen_ld_vec(TCGContext *, TCGv_vec r, TCGv_ptr base, TCGArg offset);
|
|
|
|
void tcg_gen_st_vec(TCGContext *, TCGv_vec r, TCGv_ptr base, TCGArg offset);
|
|
|
|
void tcg_gen_stl_vec(TCGContext *, TCGv_vec r, TCGv_ptr base, TCGArg offset, TCGType t);
|
|
|
|
|
2015-08-21 07:04:50 +00:00
|
|
|
#if TARGET_LONG_BITS == 64
|
|
|
|
#define tcg_gen_movi_tl tcg_gen_movi_i64
|
|
|
|
#define tcg_gen_mov_tl tcg_gen_mov_i64
|
|
|
|
#define tcg_gen_ld8u_tl tcg_gen_ld8u_i64
|
|
|
|
#define tcg_gen_ld8s_tl tcg_gen_ld8s_i64
|
|
|
|
#define tcg_gen_ld16u_tl tcg_gen_ld16u_i64
|
|
|
|
#define tcg_gen_ld16s_tl tcg_gen_ld16s_i64
|
|
|
|
#define tcg_gen_ld32u_tl tcg_gen_ld32u_i64
|
|
|
|
#define tcg_gen_ld32s_tl tcg_gen_ld32s_i64
|
|
|
|
#define tcg_gen_ld_tl tcg_gen_ld_i64
|
|
|
|
#define tcg_gen_st8_tl tcg_gen_st8_i64
|
|
|
|
#define tcg_gen_st16_tl tcg_gen_st16_i64
|
|
|
|
#define tcg_gen_st32_tl tcg_gen_st32_i64
|
|
|
|
#define tcg_gen_st_tl tcg_gen_st_i64
|
|
|
|
#define tcg_gen_add_tl tcg_gen_add_i64
|
|
|
|
#define tcg_gen_addi_tl tcg_gen_addi_i64
|
|
|
|
#define tcg_gen_sub_tl tcg_gen_sub_i64
|
|
|
|
#define tcg_gen_neg_tl tcg_gen_neg_i64
|
2019-05-16 20:24:21 +00:00
|
|
|
#define tcg_gen_abs_tl tcg_gen_abs_i64
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_gen_subfi_tl tcg_gen_subfi_i64
|
|
|
|
#define tcg_gen_subi_tl tcg_gen_subi_i64
|
|
|
|
#define tcg_gen_and_tl tcg_gen_and_i64
|
|
|
|
#define tcg_gen_andi_tl tcg_gen_andi_i64
|
|
|
|
#define tcg_gen_or_tl tcg_gen_or_i64
|
|
|
|
#define tcg_gen_ori_tl tcg_gen_ori_i64
|
|
|
|
#define tcg_gen_xor_tl tcg_gen_xor_i64
|
|
|
|
#define tcg_gen_xori_tl tcg_gen_xori_i64
|
|
|
|
#define tcg_gen_not_tl tcg_gen_not_i64
|
|
|
|
#define tcg_gen_shl_tl tcg_gen_shl_i64
|
|
|
|
#define tcg_gen_shli_tl tcg_gen_shli_i64
|
|
|
|
#define tcg_gen_shr_tl tcg_gen_shr_i64
|
|
|
|
#define tcg_gen_shri_tl tcg_gen_shri_i64
|
|
|
|
#define tcg_gen_sar_tl tcg_gen_sar_i64
|
|
|
|
#define tcg_gen_sari_tl tcg_gen_sari_i64
|
|
|
|
#define tcg_gen_brcond_tl tcg_gen_brcond_i64
|
|
|
|
#define tcg_gen_brcondi_tl tcg_gen_brcondi_i64
|
|
|
|
#define tcg_gen_setcond_tl tcg_gen_setcond_i64
|
|
|
|
#define tcg_gen_setcondi_tl tcg_gen_setcondi_i64
|
|
|
|
#define tcg_gen_mul_tl tcg_gen_mul_i64
|
|
|
|
#define tcg_gen_muli_tl tcg_gen_muli_i64
|
|
|
|
#define tcg_gen_div_tl tcg_gen_div_i64
|
|
|
|
#define tcg_gen_rem_tl tcg_gen_rem_i64
|
|
|
|
#define tcg_gen_divu_tl tcg_gen_divu_i64
|
|
|
|
#define tcg_gen_remu_tl tcg_gen_remu_i64
|
|
|
|
#define tcg_gen_discard_tl tcg_gen_discard_i64
|
2018-02-11 04:10:54 +00:00
|
|
|
#define tcg_gen_trunc_tl_i32 tcg_gen_extrl_i64_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_gen_trunc_i64_tl tcg_gen_mov_i64
|
|
|
|
#define tcg_gen_extu_i32_tl tcg_gen_extu_i32_i64
|
|
|
|
#define tcg_gen_ext_i32_tl tcg_gen_ext_i32_i64
|
|
|
|
#define tcg_gen_extu_tl_i64 tcg_gen_mov_i64
|
|
|
|
#define tcg_gen_ext_tl_i64 tcg_gen_mov_i64
|
|
|
|
#define tcg_gen_ext8u_tl tcg_gen_ext8u_i64
|
|
|
|
#define tcg_gen_ext8s_tl tcg_gen_ext8s_i64
|
|
|
|
#define tcg_gen_ext16u_tl tcg_gen_ext16u_i64
|
|
|
|
#define tcg_gen_ext16s_tl tcg_gen_ext16s_i64
|
|
|
|
#define tcg_gen_ext32u_tl tcg_gen_ext32u_i64
|
|
|
|
#define tcg_gen_ext32s_tl tcg_gen_ext32s_i64
|
|
|
|
#define tcg_gen_bswap16_tl tcg_gen_bswap16_i64
|
|
|
|
#define tcg_gen_bswap32_tl tcg_gen_bswap32_i64
|
|
|
|
#define tcg_gen_bswap64_tl tcg_gen_bswap64_i64
|
|
|
|
#define tcg_gen_concat_tl_i64 tcg_gen_concat32_i64
|
|
|
|
#define tcg_gen_extr_i64_tl tcg_gen_extr32_i64
|
|
|
|
#define tcg_gen_andc_tl tcg_gen_andc_i64
|
|
|
|
#define tcg_gen_eqv_tl tcg_gen_eqv_i64
|
|
|
|
#define tcg_gen_nand_tl tcg_gen_nand_i64
|
|
|
|
#define tcg_gen_nor_tl tcg_gen_nor_i64
|
|
|
|
#define tcg_gen_orc_tl tcg_gen_orc_i64
|
2018-03-01 20:53:35 +00:00
|
|
|
#define tcg_gen_clz_tl tcg_gen_clz_i64
|
|
|
|
#define tcg_gen_ctz_tl tcg_gen_ctz_i64
|
|
|
|
#define tcg_gen_clzi_tl tcg_gen_clzi_i64
|
|
|
|
#define tcg_gen_ctzi_tl tcg_gen_ctzi_i64
|
2018-03-01 23:12:18 +00:00
|
|
|
#define tcg_gen_clrsb_tl tcg_gen_clrsb_i64
|
2018-03-01 23:21:05 +00:00
|
|
|
#define tcg_gen_ctpop_tl tcg_gen_ctpop_i64
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_gen_rotl_tl tcg_gen_rotl_i64
|
|
|
|
#define tcg_gen_rotli_tl tcg_gen_rotli_i64
|
|
|
|
#define tcg_gen_rotr_tl tcg_gen_rotr_i64
|
|
|
|
#define tcg_gen_rotri_tl tcg_gen_rotri_i64
|
|
|
|
#define tcg_gen_deposit_tl tcg_gen_deposit_i64
|
2018-03-01 18:28:18 +00:00
|
|
|
#define tcg_gen_deposit_z_tl tcg_gen_deposit_z_i64
|
2018-03-01 18:13:49 +00:00
|
|
|
#define tcg_gen_extract_tl tcg_gen_extract_i64
|
|
|
|
#define tcg_gen_sextract_tl tcg_gen_sextract_i64
|
2019-04-30 13:20:02 +00:00
|
|
|
#define tcg_gen_extract2_tl tcg_gen_extract2_i64
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_const_tl tcg_const_i64
|
|
|
|
#define tcg_const_local_tl tcg_const_local_i64
|
|
|
|
#define tcg_gen_movcond_tl tcg_gen_movcond_i64
|
|
|
|
#define tcg_gen_add2_tl tcg_gen_add2_i64
|
|
|
|
#define tcg_gen_sub2_tl tcg_gen_sub2_i64
|
|
|
|
#define tcg_gen_mulu2_tl tcg_gen_mulu2_i64
|
|
|
|
#define tcg_gen_muls2_tl tcg_gen_muls2_i64
|
2018-03-01 13:37:11 +00:00
|
|
|
#define tcg_gen_mulsu2_tl tcg_gen_mulsu2_i64
|
2018-05-14 11:29:35 +00:00
|
|
|
#define tcg_gen_smin_tl tcg_gen_smin_i64
|
|
|
|
#define tcg_gen_umin_tl tcg_gen_umin_i64
|
|
|
|
#define tcg_gen_smax_tl tcg_gen_smax_i64
|
|
|
|
#define tcg_gen_umax_tl tcg_gen_umax_i64
|
2018-02-27 17:47:33 +00:00
|
|
|
#define tcg_gen_atomic_cmpxchg_tl tcg_gen_atomic_cmpxchg_i64
|
|
|
|
#define tcg_gen_atomic_xchg_tl tcg_gen_atomic_xchg_i64
|
|
|
|
#define tcg_gen_atomic_fetch_add_tl tcg_gen_atomic_fetch_add_i64
|
|
|
|
#define tcg_gen_atomic_fetch_and_tl tcg_gen_atomic_fetch_and_i64
|
|
|
|
#define tcg_gen_atomic_fetch_or_tl tcg_gen_atomic_fetch_or_i64
|
|
|
|
#define tcg_gen_atomic_fetch_xor_tl tcg_gen_atomic_fetch_xor_i64
|
2018-05-14 11:37:05 +00:00
|
|
|
#define tcg_gen_atomic_fetch_smin_tl tcg_gen_atomic_fetch_smin_i64
|
|
|
|
#define tcg_gen_atomic_fetch_umin_tl tcg_gen_atomic_fetch_umin_i64
|
|
|
|
#define tcg_gen_atomic_fetch_smax_tl tcg_gen_atomic_fetch_smax_i64
|
|
|
|
#define tcg_gen_atomic_fetch_umax_tl tcg_gen_atomic_fetch_umax_i64
|
2018-02-27 17:47:33 +00:00
|
|
|
#define tcg_gen_atomic_add_fetch_tl tcg_gen_atomic_add_fetch_i64
|
|
|
|
#define tcg_gen_atomic_and_fetch_tl tcg_gen_atomic_and_fetch_i64
|
|
|
|
#define tcg_gen_atomic_or_fetch_tl tcg_gen_atomic_or_fetch_i64
|
|
|
|
#define tcg_gen_atomic_xor_fetch_tl tcg_gen_atomic_xor_fetch_i64
|
2018-05-14 11:37:05 +00:00
|
|
|
#define tcg_gen_atomic_smin_fetch_tl tcg_gen_atomic_smin_fetch_i64
|
|
|
|
#define tcg_gen_atomic_umin_fetch_tl tcg_gen_atomic_umin_fetch_i64
|
|
|
|
#define tcg_gen_atomic_smax_fetch_tl tcg_gen_atomic_smax_fetch_i64
|
|
|
|
#define tcg_gen_atomic_umax_fetch_tl tcg_gen_atomic_umax_fetch_i64
|
2018-03-06 16:49:50 +00:00
|
|
|
#define tcg_gen_dup_tl_vec tcg_gen_dup_i64_vec
|
2015-08-21 07:04:50 +00:00
|
|
|
#else
|
|
|
|
#define tcg_gen_movi_tl tcg_gen_movi_i32
|
|
|
|
#define tcg_gen_mov_tl tcg_gen_mov_i32
|
|
|
|
#define tcg_gen_ld8u_tl tcg_gen_ld8u_i32
|
|
|
|
#define tcg_gen_ld8s_tl tcg_gen_ld8s_i32
|
|
|
|
#define tcg_gen_ld16u_tl tcg_gen_ld16u_i32
|
|
|
|
#define tcg_gen_ld16s_tl tcg_gen_ld16s_i32
|
|
|
|
#define tcg_gen_ld32u_tl tcg_gen_ld_i32
|
|
|
|
#define tcg_gen_ld32s_tl tcg_gen_ld_i32
|
|
|
|
#define tcg_gen_ld_tl tcg_gen_ld_i32
|
|
|
|
#define tcg_gen_st8_tl tcg_gen_st8_i32
|
|
|
|
#define tcg_gen_st16_tl tcg_gen_st16_i32
|
|
|
|
#define tcg_gen_st32_tl tcg_gen_st_i32
|
|
|
|
#define tcg_gen_st_tl tcg_gen_st_i32
|
|
|
|
#define tcg_gen_add_tl tcg_gen_add_i32
|
|
|
|
#define tcg_gen_addi_tl tcg_gen_addi_i32
|
|
|
|
#define tcg_gen_sub_tl tcg_gen_sub_i32
|
|
|
|
#define tcg_gen_neg_tl tcg_gen_neg_i32
|
2019-05-16 20:24:21 +00:00
|
|
|
#define tcg_gen_abs_tl tcg_gen_abs_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_gen_subfi_tl tcg_gen_subfi_i32
|
|
|
|
#define tcg_gen_subi_tl tcg_gen_subi_i32
|
|
|
|
#define tcg_gen_and_tl tcg_gen_and_i32
|
|
|
|
#define tcg_gen_andi_tl tcg_gen_andi_i32
|
|
|
|
#define tcg_gen_or_tl tcg_gen_or_i32
|
|
|
|
#define tcg_gen_ori_tl tcg_gen_ori_i32
|
|
|
|
#define tcg_gen_xor_tl tcg_gen_xor_i32
|
|
|
|
#define tcg_gen_xori_tl tcg_gen_xori_i32
|
|
|
|
#define tcg_gen_not_tl tcg_gen_not_i32
|
|
|
|
#define tcg_gen_shl_tl tcg_gen_shl_i32
|
|
|
|
#define tcg_gen_shli_tl tcg_gen_shli_i32
|
|
|
|
#define tcg_gen_shr_tl tcg_gen_shr_i32
|
|
|
|
#define tcg_gen_shri_tl tcg_gen_shri_i32
|
|
|
|
#define tcg_gen_sar_tl tcg_gen_sar_i32
|
|
|
|
#define tcg_gen_sari_tl tcg_gen_sari_i32
|
|
|
|
#define tcg_gen_brcond_tl tcg_gen_brcond_i32
|
|
|
|
#define tcg_gen_brcondi_tl tcg_gen_brcondi_i32
|
|
|
|
#define tcg_gen_setcond_tl tcg_gen_setcond_i32
|
|
|
|
#define tcg_gen_setcondi_tl tcg_gen_setcondi_i32
|
|
|
|
#define tcg_gen_mul_tl tcg_gen_mul_i32
|
|
|
|
#define tcg_gen_muli_tl tcg_gen_muli_i32
|
|
|
|
#define tcg_gen_div_tl tcg_gen_div_i32
|
|
|
|
#define tcg_gen_rem_tl tcg_gen_rem_i32
|
|
|
|
#define tcg_gen_divu_tl tcg_gen_divu_i32
|
|
|
|
#define tcg_gen_remu_tl tcg_gen_remu_i32
|
|
|
|
#define tcg_gen_discard_tl tcg_gen_discard_i32
|
|
|
|
#define tcg_gen_trunc_tl_i32 tcg_gen_mov_i32
|
2018-02-11 04:10:54 +00:00
|
|
|
#define tcg_gen_trunc_i64_tl tcg_gen_extrl_i64_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_gen_extu_i32_tl tcg_gen_mov_i32
|
|
|
|
#define tcg_gen_ext_i32_tl tcg_gen_mov_i32
|
|
|
|
#define tcg_gen_extu_tl_i64 tcg_gen_extu_i32_i64
|
|
|
|
#define tcg_gen_ext_tl_i64 tcg_gen_ext_i32_i64
|
|
|
|
#define tcg_gen_ext8u_tl tcg_gen_ext8u_i32
|
|
|
|
#define tcg_gen_ext8s_tl tcg_gen_ext8s_i32
|
|
|
|
#define tcg_gen_ext16u_tl tcg_gen_ext16u_i32
|
|
|
|
#define tcg_gen_ext16s_tl tcg_gen_ext16s_i32
|
|
|
|
#define tcg_gen_ext32u_tl tcg_gen_mov_i32
|
|
|
|
#define tcg_gen_ext32s_tl tcg_gen_mov_i32
|
|
|
|
#define tcg_gen_bswap16_tl tcg_gen_bswap16_i32
|
|
|
|
#define tcg_gen_bswap32_tl tcg_gen_bswap32_i32
|
|
|
|
#define tcg_gen_concat_tl_i64 tcg_gen_concat_i32_i64
|
|
|
|
#define tcg_gen_extr_i64_tl tcg_gen_extr_i64_i32
|
|
|
|
#define tcg_gen_andc_tl tcg_gen_andc_i32
|
|
|
|
#define tcg_gen_eqv_tl tcg_gen_eqv_i32
|
|
|
|
#define tcg_gen_nand_tl tcg_gen_nand_i32
|
|
|
|
#define tcg_gen_nor_tl tcg_gen_nor_i32
|
|
|
|
#define tcg_gen_orc_tl tcg_gen_orc_i32
|
2018-03-01 20:53:35 +00:00
|
|
|
#define tcg_gen_clz_tl tcg_gen_clz_i32
|
|
|
|
#define tcg_gen_ctz_tl tcg_gen_ctz_i32
|
|
|
|
#define tcg_gen_clzi_tl tcg_gen_clzi_i32
|
|
|
|
#define tcg_gen_ctzi_tl tcg_gen_ctzi_i32
|
2018-03-01 23:12:18 +00:00
|
|
|
#define tcg_gen_clrsb_tl tcg_gen_clrsb_i32
|
2018-03-01 23:21:05 +00:00
|
|
|
#define tcg_gen_ctpop_tl tcg_gen_ctpop_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_gen_rotl_tl tcg_gen_rotl_i32
|
|
|
|
#define tcg_gen_rotli_tl tcg_gen_rotli_i32
|
|
|
|
#define tcg_gen_rotr_tl tcg_gen_rotr_i32
|
|
|
|
#define tcg_gen_rotri_tl tcg_gen_rotri_i32
|
|
|
|
#define tcg_gen_deposit_tl tcg_gen_deposit_i32
|
2018-03-01 18:28:18 +00:00
|
|
|
#define tcg_gen_deposit_z_tl tcg_gen_deposit_z_i32
|
2018-03-01 18:13:49 +00:00
|
|
|
#define tcg_gen_extract_tl tcg_gen_extract_i32
|
|
|
|
#define tcg_gen_sextract_tl tcg_gen_sextract_i32
|
2019-04-30 13:20:02 +00:00
|
|
|
#define tcg_gen_extract2_tl tcg_gen_extract2_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#define tcg_const_tl tcg_const_i32
|
|
|
|
#define tcg_const_local_tl tcg_const_local_i32
|
|
|
|
#define tcg_gen_movcond_tl tcg_gen_movcond_i32
|
|
|
|
#define tcg_gen_add2_tl tcg_gen_add2_i32
|
|
|
|
#define tcg_gen_sub2_tl tcg_gen_sub2_i32
|
|
|
|
#define tcg_gen_mulu2_tl tcg_gen_mulu2_i32
|
|
|
|
#define tcg_gen_muls2_tl tcg_gen_muls2_i32
|
2018-03-01 13:37:11 +00:00
|
|
|
#define tcg_gen_mulsu2_tl tcg_gen_mulsu2_i32
|
2018-05-14 11:29:35 +00:00
|
|
|
#define tcg_gen_smin_tl tcg_gen_smin_i32
|
|
|
|
#define tcg_gen_umin_tl tcg_gen_umin_i32
|
|
|
|
#define tcg_gen_smax_tl tcg_gen_smax_i32
|
|
|
|
#define tcg_gen_umax_tl tcg_gen_umax_i32
|
2018-02-27 17:47:33 +00:00
|
|
|
#define tcg_gen_atomic_cmpxchg_tl tcg_gen_atomic_cmpxchg_i32
|
|
|
|
#define tcg_gen_atomic_xchg_tl tcg_gen_atomic_xchg_i32
|
|
|
|
#define tcg_gen_atomic_fetch_add_tl tcg_gen_atomic_fetch_add_i32
|
|
|
|
#define tcg_gen_atomic_fetch_and_tl tcg_gen_atomic_fetch_and_i32
|
|
|
|
#define tcg_gen_atomic_fetch_or_tl tcg_gen_atomic_fetch_or_i32
|
|
|
|
#define tcg_gen_atomic_fetch_xor_tl tcg_gen_atomic_fetch_xor_i32
|
2018-05-14 11:37:05 +00:00
|
|
|
#define tcg_gen_atomic_fetch_smin_tl tcg_gen_atomic_fetch_smin_i32
|
|
|
|
#define tcg_gen_atomic_fetch_umin_tl tcg_gen_atomic_fetch_umin_i32
|
|
|
|
#define tcg_gen_atomic_fetch_smax_tl tcg_gen_atomic_fetch_smax_i32
|
|
|
|
#define tcg_gen_atomic_fetch_umax_tl tcg_gen_atomic_fetch_umax_i32
|
2018-02-27 17:47:33 +00:00
|
|
|
#define tcg_gen_atomic_add_fetch_tl tcg_gen_atomic_add_fetch_i32
|
|
|
|
#define tcg_gen_atomic_and_fetch_tl tcg_gen_atomic_and_fetch_i32
|
|
|
|
#define tcg_gen_atomic_or_fetch_tl tcg_gen_atomic_or_fetch_i32
|
|
|
|
#define tcg_gen_atomic_xor_fetch_tl tcg_gen_atomic_xor_fetch_i32
|
2018-05-14 11:37:05 +00:00
|
|
|
#define tcg_gen_atomic_smin_fetch_tl tcg_gen_atomic_smin_fetch_i32
|
|
|
|
#define tcg_gen_atomic_umin_fetch_tl tcg_gen_atomic_umin_fetch_i32
|
|
|
|
#define tcg_gen_atomic_smax_fetch_tl tcg_gen_atomic_smax_fetch_i32
|
|
|
|
#define tcg_gen_atomic_umax_fetch_tl tcg_gen_atomic_umax_fetch_i32
|
2018-03-06 16:49:50 +00:00
|
|
|
#define tcg_gen_dup_tl_vec tcg_gen_dup_i32_vec
|
2015-08-21 07:04:50 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
2018-05-03 18:46:46 +00:00
|
|
|
# define PTR i32
|
|
|
|
# define NAT TCGv_i32
|
2015-08-21 07:04:50 +00:00
|
|
|
#else
|
2018-05-03 18:46:46 +00:00
|
|
|
# define PTR i64
|
|
|
|
# define NAT TCGv_i64
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static inline void tcg_gen_ld_ptr(TCGContext *s, TCGv_ptr r, TCGv_ptr a, intptr_t o)
|
|
|
|
{
|
|
|
|
glue(tcg_gen_ld_,PTR)(s, (NAT)r, a, o);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_discard_ptr(TCGContext *s, TCGv_ptr a)
|
|
|
|
{
|
|
|
|
glue(tcg_gen_discard_,PTR)(s, (NAT)a);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_add_ptr(TCGContext *s, TCGv_ptr r, TCGv_ptr a, TCGv_ptr b)
|
|
|
|
{
|
|
|
|
glue(tcg_gen_add_,PTR)(s, (NAT)r, (NAT)a, (NAT)b);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_addi_ptr(TCGContext *s, TCGv_ptr r, TCGv_ptr a, intptr_t b)
|
|
|
|
{
|
|
|
|
glue(tcg_gen_addi_,PTR)(s, (NAT)r, (NAT)a, b);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_brcondi_ptr(TCGContext *s, TCGCond cond, TCGv_ptr a,
|
|
|
|
intptr_t b, TCGLabel *label)
|
|
|
|
{
|
|
|
|
glue(tcg_gen_brcondi_,PTR)(s, cond, (NAT)a, b, label);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_ext_i32_ptr(TCGContext *s, TCGv_ptr r, TCGv_i32 a)
|
|
|
|
{
|
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
|
|
|
tcg_gen_mov_i32(s, (NAT)r, a);
|
|
|
|
#else
|
|
|
|
tcg_gen_ext_i32_i64(s, (NAT)r, a);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_trunc_i64_ptr(TCGContext *s, TCGv_ptr r, TCGv_i64 a)
|
|
|
|
{
|
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
|
|
|
tcg_gen_extrl_i64_i32(s, (NAT)r, a);
|
|
|
|
#else
|
|
|
|
tcg_gen_mov_i64(s, (NAT)r, a);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_extu_ptr_i64(TCGContext *s, TCGv_i64 r, TCGv_ptr a)
|
|
|
|
{
|
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
|
|
|
tcg_gen_extu_i32_i64(s, r, (NAT)a);
|
|
|
|
#else
|
|
|
|
tcg_gen_mov_i64(s, r, (NAT)a);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void tcg_gen_trunc_ptr_i32(TCGContext *s, TCGv_i32 r, TCGv_ptr a)
|
|
|
|
{
|
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
|
|
|
tcg_gen_mov_i32(s, r, (NAT)a);
|
|
|
|
#else
|
|
|
|
tcg_gen_extrl_i64_i32(s, r, (NAT)a);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
#undef PTR
|
|
|
|
#undef NAT
|
2018-11-11 13:51:38 +00:00
|
|
|
|
|
|
|
#endif /* TCG_TCG_OP_H */
|